

## X12SPL-LN4F/-F

**USER'S MANUAL** 

Revision 1.1c

The information in this user's manual has been carefully reviewed and is believed to be accurate. The manufacturer assumes no responsibility for any inaccuracies that may be contained in this document, and makes no commitment to update or to keep current the information in this manual, or to notify any person or organization of the updates. Please Note: For the most up-to-date version of this manual, please see our website at www.supermicro.com.

Super Micro Computer, Inc. ("Supermicro") reserves the right to make changes to the product described in this manual at any time and without notice. This product, including software and documentation, is the property of Supermicro and/ or its licensors, and is supplied only under a license. Any use or reproduction of this product is not allowed, except as expressly permitted by the terms of said license.

IN NO EVENT WILL Super Micro Computer, Inc. BE LIABLE FOR DIRECT, INDIRECT, SPECIAL, INCIDENTAL, SPECULATIVE OR CONSEQUENTIAL DAMAGES ARISING FROM THE USE OR INABILITY TO USE THIS PRODUCT OR DOCUMENTATION, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. IN PARTICULAR, SUPER MICRO COMPUTER, INC. SHALL NOT HAVE LIABILITY FOR ANY HARDWARE, SOFTWARE, OR DATA STORED OR USED WITH THE PRODUCT, INCLUDING THE COSTS OF REPAIRING, REPLACING, INTEGRATING, INSTALLING OR RECOVERING SUCH HARDWARE, SOFTWARE, OR DATA.

Any disputes arising between manufacturer and customer shall be governed by the laws of Santa Clara County in the State of California, USA. The State of California, County of Santa Clara shall be the exclusive venue for the resolution of any such disputes. Supermicro's total liability for all claims will not exceed the price paid for the hardware product.

FCC Statement: This equipment has been tested and found to comply with the limits for a Class A digital device pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in industrial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the manufacturer's instruction manual, may cause harmful interference with radio communications. Operation of this equipment in a residential area is likely to cause harmful interference, in which case you will be required to correct the interference at your own expense.

<u>California Best Management Practices Regulations for Perchlorate Materials</u>: This Perchlorate warning applies only to products containing CR (Manganese Dioxide) Lithium coin cells. "Perchlorate Material-special handling may apply. See <a href="https://www.dtsc.ca.gov/hazardouswaste/perchlorate">www.dtsc.ca.gov/hazardouswaste/perchlorate</a>".

<u>WARNING</u>: Handling of lead solder materials used in this product may expose you to lead, a chemical known to the State of California to cause birth defects and other reproductive harm.

The products sold by Supermicro are not intended for and will not be used in life support systems, medical equipment, nuclear facilities or systems, aircraft, aircraft devices, aircraft/emergency communication devices or other critical systems whose failure to perform be reasonably expected to result in significant injury or loss of life or catastrophic property damage. Accordingly, Supermicro disclaims any and all liability, and should buyer use or sell such products for use in such ultra-hazardous applications, it does so entirely at its own risk. Furthermore, buyer agrees to fully indemnify, defend and hold Supermicro harmless for and against any and all claims, demands, actions, litigation, and proceedings of any kind arising out of or related to such ultra-hazardous use or sale.

Manual Revision 1.1c

Release Date: November 20, 2023

Unless you request and receive written permission from Super Micro Computer, Inc., you may not copy any part of this document. Information in this document is subject to change without notice. Other products and companies referred to herein are trademarks or registered trademarks of their respective companies or mark holders.

Copyright © 2023 by Super Micro Computer, Inc. All rights reserved.

Printed in the United States of America

## **Preface**

#### **About This Manual**

This manual is written for system integrators, IT technicians and knowledgeable end users. It provides information for the installation and use of the X12SPL-LN4F/-F motherboard.

#### **About This Motherboard**

The Supermicro X12SPL-LN4F/-F supports a 3rd generation Intel® Xeon® Scalable Processor (Socket P+ (LGA4189) with up to 40 cores and a thermal design power (TDP) of up to 270 W. Built with the Intel PCH C621A chipset, the X12SPL-LN4F/-F supports 8-channel, 8-DIMM DDR4 ECC 3DS RDIMM/LRDIMM memory with speeds of up to 3200 MT/s, SATA 3.0 ports, a M.2 slot, and a Trusted Platform Module (TPM) header. The X12SPL-LN4F/-F is optimized for high-performance, high-end computing platforms that address the needs of next generation server applications. Note that this motherboard is intended to be installed and serviced by professional technicians only. For processor/memory updates, please refer to our website at http://www.supermicro.com/products/.

## **Conventions Used in the Manual**

Special attention should be given to the following symbols for proper installation and to prevent damage done to the components or injury to yourself:



**Warning!** Indicates important information given to prevent equipment/property damage or personal injury.



Warning! Indicates high voltage may be encountered while performing a procedure.



**Important:** Important information given to ensure proper system installation or to relay safety precautions.



**Note:** Additional Information given to differentiate various models or provides information for proper system setup.

## **Contacting Supermicro**

#### Headquarters

Address: Super Micro Computer, Inc.

980 Rock Ave.

San Jose, CA 95131 U.S.A.

Tel: +1 (408) 503-8000 Fax: +1 (408) 503-8008

Email: Marketing@supermicro.com (General Information)

Sales-USA@supermicro.com (Sales Inquiries)

Government Sales-USA@supermicro.com (Gov. Sales Inquiries)

Support@supermicro.com (Technical Support)

RMA@supermicro.com (RMA Support)

Webmaster@supermicro.com (Webmaster)

Website: www.supermicro.com

**Europe** 

Address: Super Micro Computer B.V.

Het Sterrenbeeld 28, 5215 ML

's-Hertogenbosch, The Netherlands

Tel: +31 (0) 73-6400390 Fax: +31 (0) 73-6416525

Email: Sales Europe@supermicro.com (General Information)

Support Europe@supermicro.com (Technical Support)

RMA Europe@supermicro.com (RMA Support)

Website: www.supermicro.nl

Asia-Pacific

Address: Super Micro Computer, Inc.

3F, No. 150, Jian 1st Rd.

Zhonghe Dist., New Taipei City 235

Taiwan (R.O.C)

Tel: +886-(2) 8226-3990 Fax: +886-(2) 8226-3992

Email: Sales-Asia@supermicro.com.tw (Sales Inquiry)

Support@supermicro.com.tw (Technical Support)

RMA@supermicro.com.tw (RMA Support)

Website: www.supermicro.com.tw

## **Table of Contents**

## **Chapter 1 Introduction**

| Checklist                                                                  | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ·                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| •                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| •                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ·                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ·                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Precautions                                                                | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Unpacking                                                                  | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| The 3rd generation Intel Xeon Scalable Processors Series                   | 23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| -                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Overview of the CPU Socket                                                 | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Overview of the Processor Heatsink Module                                  | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Creating the 3rd generation Intel Xeon Scalable Processor Carrier Assembly | 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Assembling the Processor Heatsink Module                                   | 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| -                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Removing the Processor Heatsink Module                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                            | Checklist  Quick Reference  Quick Reference Table  Motherboard Features  Processor and Chipset Overview.  Special Features  Recovery from AC Power Loss  System Health Monitoring  Onboard Voltage Monitors  Fan Status Monitor with Firmware Control  Environmental Temperature Control  System Resource Alert  ACPI Features  Power Supply  Serial Port  Intel® Optane DC Persistent Memory Overview  apter 2 Installation  Static-Sensitive Devices  Precautions  Unpacking  Processor and Heatsink Installation  The 3rd generation Intel Xeon Scalable Processors Series  Overview of the Processor Carrier Assembly  Overview of the Processor Heatsink Module  Preparing the CPU Socket for Installation  Installing the Processor Heatsink Module  Preparing the CPU Socket for Installation  Installing the Processor Heatsink Module  Removing the Processor Heatsink Module  Removing the Processor Heatsink Module |

| 2.3 | Motherboard Installation                             | 31 |
|-----|------------------------------------------------------|----|
|     | Tools Needed                                         | 31 |
|     | Location of Mounting Holes                           | 31 |
|     | Installing the Motherboard                           | 32 |
| 2.4 | Memory Support and Installation                      | 33 |
|     | Memory Support                                       | 33 |
|     | General Guidelines for Optimizing Memory Performance | 34 |
|     | DIMM Installation                                    | 35 |
|     | DIMM Removal                                         | 35 |
| 2.5 | Rear I/O Ports                                       | 36 |
| 2.6 | Front Control Panel                                  | 41 |
| 2.7 | Connectors                                           | 46 |
|     | Power Connections                                    | 46 |
|     | Headers                                              | 48 |
| 2.8 | Jumper Settings                                      | 56 |
|     | How Jumpers Work                                     | 56 |
| 2.9 | LED Indicators                                       | 58 |
| Ch  | apter 3 Troubleshooting                              |    |
| 3.1 | Troubleshooting Procedures                           | 61 |
|     | Before Power On                                      | 61 |
|     | No Power                                             | 61 |
|     | System Boot Failure                                  | 62 |
|     | Memory Errors                                        | 62 |
|     | Losing the System's Setup Configuration              | 62 |
|     | When the System Becomes Unstable                     | 63 |
| 3.2 | Technical Support Procedures                         | 65 |
| 3.3 | Frequently Asked Questions                           | 66 |
| 3.4 | Battery Removal and Installation                     | 67 |
|     | Battery Removal                                      | 67 |
|     | Proper Battery Disposal                              | 67 |
|     | Battery Installation                                 | 67 |
| 3.5 | Returning Merchandise for Service                    | 68 |

## Chapter 4 UEFI BIOS

| 4.1 | Introduction                             | 69  |
|-----|------------------------------------------|-----|
| 4.2 | Main Setup                               | 70  |
| 4.3 | Advanced                                 | 72  |
| 4.4 | Event Logs                               | 107 |
| 4.5 | IPMI                                     | 109 |
| 4.6 | Security                                 | 112 |
| 4.7 | Boot                                     | 117 |
| 4.8 | Save & Exit                              | 120 |
| Ap  | pendix A Software Installation           |     |
| A.1 | Installing Software Programs             | 123 |
| A.2 | SuperDoctor® 5                           | 124 |
| A.3 | IPMI                                     | 125 |
| Ap  | pendix B Standardized Warning Statements |     |
|     | Battery Handling                         | 126 |
|     | Product Disposal                         | 128 |

## **Chapter 1**

## Introduction

Congratulations on purchasing your computer motherboard from an industry leader. Supermicro motherboards are designed to provide you with the highest standards in quality and performance.

In addition to the motherboard, several important parts that are included in the retail box are listed below. If anything listed is damaged or missing, please contact your retailer.

#### 1.1 Checklist

| Main Parts List        |                  |          |
|------------------------|------------------|----------|
| Description            | Part Number      | Quantity |
| Supermicro Motherboard | X12SPL-LN4F/-F   | 1        |
| I/O Shield             | MCP-260-00130-0N | 1        |
| SATA Cables            | CBL-0044L        | 2        |
| Quick Reference Guide  | MNL-2270-QRG     | 1        |

## **Important Links**

For your system to work properly, follow the links below to download all necessary drivers/ utilities and the user's manual for your server.

- Supermicro product manuals: http://www.supermicro.com/support/manuals/
- Product drivers and utilities: https://www.supermicro.com/wdl/driver/
- Product safety info: http://www.supermicro.com/about/policies/safety information.cfm
- Frequently Asked Questions: https://www.supermicro.com/FAQ/index.php
- A secure data deletion tool designed to fully erase all data from storage devices can be found at our website: https://www.supermicro.com/about/policies/disclaimer.cfm?url=/wdl/ utility/Lot9 Secure Data Deletion Utility/
- If you have any questions, contact our support team at: support@supermicro.com

This manual may be periodically updated without notice. Check the Supermicro website for possible updates to the manual revision level.

Figure 1-1. X12SPL-F Motherboard Image



**Note:** All graphics shown in this manual were based upon the latest PCB revision available at the time of publication of the manual. The motherboard you received may or may not look exactly the same as the graphics shown in this manual.

Figure 1-1. X12SPL-LN4F Motherboard Image



**Note:** All graphics shown in this manual were based upon the latest PCB revision available at the time of publication of the manual. The motherboard you received may or may not look exactly the same as the graphics shown in this manual.



Figure 1-1. X12SPL-LN4F/-F Motherboard Image

Note: Components not documented are for internal testing only.

## **Quick Reference**



#### Notes:

- See Chapter 2 for detailed information on jumpers, I/O ports, and JF1 front panel connections.
- "■" indicates the location of Pin 1.
- · Jumpers/LED indicators not indicated are used for testing only.
- LAN3 and LAN4 are for -LN4F only.
- Use only the correct type of onboard CMOS battery as specified by the manufacturer. Do not install the onboard battery upside down to avoid possible explosion.

## **Quick Reference Table**

| Jumper                                            | Description                                                                | Default Setting                                  |  |
|---------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------|--|
| JBT1                                              | CMOS Clear                                                                 | Open (Normal)                                    |  |
| JPME1                                             | ME Recovery                                                                | Pins 1-2 (Normal)                                |  |
| JPL1–JPL4                                         | LAN1/LAN2/LAN3/LAN4 Enable<br>(JPL3/JPL4 are available on -LN4F only)      | Pins 1-2 (Enabled) Pins 2-3 (Disabled)           |  |
|                                                   |                                                                            |                                                  |  |
| LED                                               | Description                                                                | Status                                           |  |
| LE4                                               | M.2 LED                                                                    | Blinking Green: Device Working                   |  |
| LEDBMC                                            | BMC Heartbeat LED                                                          | Blinking Green: BMC Normal                       |  |
| LEDPWR                                            | Onboard Power LED                                                          | Solid Green: Power On                            |  |
| UID-LED                                           | Unit Identifier (UID) LED                                                  | Solid Blue: Unit Identified                      |  |
| Connector                                         | Description                                                                |                                                  |  |
| BT1                                               | Onboard CMOS battery (To clear CMOS, rem seconds and install the battery.) | ove the battery, short pins 1-2 for more than 10 |  |
| COM1                                              | COM Header                                                                 |                                                  |  |
| FAN1-FAN5, FANA, FANB                             | CPU/System Fan Headers                                                     |                                                  |  |
| I-SATA0 - I-SATA7                                 | Intel® PCH SATA 3.0 Ports (with RAID 0, 1, 5                               | , 10)                                            |  |
| IPMI_LAN Dedicated IPMI LAN Port                  |                                                                            |                                                  |  |
| JF1                                               | JF1 Front Control Panel Header                                             |                                                  |  |
| JIPMB1 4-pin BMC External I <sup>2</sup> C Header |                                                                            |                                                  |  |
| JL1                                               | JL1 Chassis Intrusion Header                                               |                                                  |  |
| JLD1                                              | LAN3 Activity LED Connector (X12SPL-LN4F                                   | only)                                            |  |
| JLD2                                              | LAN4 Activity LED Connector (X12SPL-LN4F                                   | only)                                            |  |
| JNCSI1                                            | NC-SI Header for IPMI Support                                              |                                                  |  |
| JNVI <sup>2</sup> C1                              | NVMe I <sup>2</sup> C Header                                               |                                                  |  |
| JPI <sup>2</sup> C1                               | Power System Management Bus (SMB) I <sup>2</sup> C H                       | leader                                           |  |
| JPWR1                                             | 8-pin Power Connector                                                      |                                                  |  |
| JPWR2                                             | JPWR2 4-pin Power Connector                                                |                                                  |  |
| JPWR3                                             | 24-pin ATX Power Connector                                                 |                                                  |  |
| JRK1                                              | Intel® RAID Key Header                                                     |                                                  |  |
| JSD1, JSD2                                        | SATA DOM Power Connectors                                                  |                                                  |  |
| JSTBY1                                            | Standby Power Header                                                       |                                                  |  |
| JTPM1                                             | Trusted Platform Module (TPM)/Port 80 Connector                            |                                                  |  |
| LAN1-4                                            | AN1-4 1GbE LAN (RJ45) Ports (LAN3/LAN4 for X12SPL-LN4F Only)               |                                                  |  |
| M.2-H                                             | M.2 M-Key 2280/22110 Slot (supports PCle 3.0 x4/SATA3)                     |                                                  |  |
| SLOT1, SLOT2, SLOT 3                              | SLOT1, SLOT2, SLOT 3 CPU PCle 3.0 x 8                                      |                                                  |  |
|                                                   |                                                                            |                                                  |  |



SLOT4

**Note:** Table is continued on the next page.

CPU PCIe 4.0 x8 (IN x16)

| Connector        | Description                                       |
|------------------|---------------------------------------------------|
| SLOT6            | CPU PCIe 4.0 x16                                  |
| SLOT5, SLOT7     | CPU PCIe 4.0 x8                                   |
| S-SGPIO1         | Serial Link General Purpose I/O Connection Header |
| S-SATA0, S-SATA1 | SATA 3.0 Ports with SATA DOM Power                |
| UID-SW           | Unit Identifier (UID) Switch/BMC Reset            |
| USB0/1           | Back Panel Universal Serial Bus (USB) 2.0 Ports   |
| USB2/3, USB4/5   | Front Accessible USB 2.0 Headers                  |
| USB6/7           | Back Panel USB 3.2 Gen 1 Ports                    |
| USB8/9           | Front Accessible USB 3.2 Gen 1 Header             |
| USB10            | USB 3.2 Gen 1 Type-A Header                       |
| VGA              | VGA Port                                          |

#### **Motherboard Features**

#### **Motherboard Features**

#### **CPU**

 Supports an 3rd generation Intel Xeon Scalable series (Socket P+ (LGA4189)) processor with up to 40 cores and a thermal design power (TDP) of up to 270 W

#### Memory

• Supports up to 2048 GB of ECC 3DS RDIMM/LRDIMM with speeds of up to 3200 MT/s in eight slots.



Note: Memory speed support depends on the processors used in the system.

#### **DIMM Size**

• Up to 256 GB at 1.2 V



Note: For the latest CPU/memory updates, refer to our website at http://www.supermicro.com/products/motherboard.

#### Chipset

Intel PCH C621A

#### **Expansion Slots**

- Three PCIe 3.0 x8 Slots (CPU SLOT1, SLOT2, SLOT3)
- Two PCle 4.0 x8 Slots (CPU SLOT5, SLOT7)
- One PCIe 4.0 x8 (IN x16) Slot (CPU SLOT4)
- One PCIe 4.0 x16 Slot (CPU SLOT6)
- One M.2 PCIe 3.0 x4/SATA3 slot (M-Key 2280/22110)

#### **Network**

- Intel I210 for Dual 1 GbE Base-T Ports (X12SPL-F) or Quad 1 GbE Base-T Ports (X12SPL-LN4F)
- · One Dedicated IPMI LAN located on the rear I/O panel

#### **Baseboard Management Controller (BMC)**

ASpeed AST2600 BMC

#### **Graphics**

• Graphics controller via ASpeed AST2600 BMC

#### I/O Devices

- Serial (COM) Port
- One front accessible serial port header

• SATA 3.0

- Eight SATA 3.0 ports at 6 Gb/s with two mini-SAS HD (I-SATA0-7 with RAID 0, 1.5.10)
- Video (VGA) Port
- Two SATA 3.0 ports with SATA DOM power (S-SATA0, S-SATA1)
- One VGA connection on the rear I/O panel



Note: The table above is continued on the next page.

#### **Motherboard Features**

#### **Peripheral Devices**

- Two USB 2.0 ports on the rear I/O panel (USB0/1)
- Two USB 3.2 Gen 1 ports on the rear I/O panel (USB6/7)
- Two front accessible USB 2.0 headers with four USB connections (USB2/3, USB4/5)
- One front accessible USB 3.2 Gen 1 header with two USB connections (USB8/9)
- One USB 3.2 Gen 1 Type-A header (USB10)

#### **BIOS**

- 256 Mb AMI BIOS® SPI Flash BIOS
- ACPI 6.0, Plug and Play (PnP), BIOS rescue hot-key, and SMBIOS 3.0 or later

#### **Power Management**

- · ACPI power management
- · Power button override mechanism
- · Power-on mode for AC power recovery
- Wake-on-LAN
- · Power supply monitoring

#### **System Health Monitoring**

- Onboard voltage monitoring for +3.3 V, +5 V, +12 V, +3.3 V Stby, +5 V Stby, Vstb, Vcore, Vmem, PCH temperature, CPU temperature, system temperature, DIMM temperature, and Peripheral temperature
- · 7 CPU switch phase voltage regulator
- · CPU thermal trip support
- Platform Environment Control Interface (PECI)/TSI

#### **Fan Control**

- · Fan status monitoring via IPMI connections
- · Dual cooling zone
- Multi-speed fan control via onboard BMC
- Seven 4-pin fan headers

#### **System Management**

- Trusted Platform Module (TPM) 2.0 support
- IPMI View, Supermicro IPMI Tool, IPMI CFG
- SuperDoctor® 5, Watchdog, RoHS
- Supermicro Server Manager (SSM)

#### **LED Indicators**

- Power/Suspend-state indicator LED
- CPU/system overheat LED, Power/suspend-state indicator LED
- Fan failed LED, UID/remote UID, HDD, activity LED, LAN activity LED



Note: The table above is continued on the next page.

#### **Motherboard Features**

#### **Dimensions**

• 12.1" (L) x 10" (W) (307.34 mm x 254 mm)



**Note 1:** The CPU maximum thermal design power (TDP) is subject to chassis and heatsink cooling restrictions. For proper thermal management, check the chassis and heatsink specifications for proper CPU TDP sizing.



**Note 2:** For IPMI configuration instructions, refer to the Embedded IPMI Configuration User's Guide available at <a href="http://www.supermicro.com/support/manuals/">http://www.supermicro.com/support/manuals/</a>.



Note 3: If you purchase a Supermicro Out of Band (OOB) software license key (Supermicro P/N: SFT-OOB-LIC), do not change the IPMI MAC address. Once you change the IPMI MAC address, the license will be invalid.



Note 4: Supermicro ships standard products with a unique password for the BMC ADMIN user. The password can be found on a label on the motherboard. For general documentation and information on IPMI, visit our website at: https://www.supermicro.com/en/solutions/management-software/bmc-resources.

CPU1-B1 CPU1-A1 CPU1-D1 CPU1-C1 CPU1- G1 CPU1-H1 CPU1-E1 CPU1-F1 DDR4 2666/2933/3200 DDR4 2666/2933/3200 DDR4 2666/2933/3200 DDR4 2666/2933/3200 DDR4 2666/2933/3200 DDR4 2666/2933/3200 PVCCIN\_CPU1 12V\_STBY 2666/2933/3200 DDR4 2666/2933/3200 VR13HC DDR4 7+1 PHASE 270 W **CPU** PECI:30 DDR4 SOCKET ID: 0 IOU1 IOU3 IOU3 (IIO PCIe (IIO PCIe (IIO PCI port 2) port 4) port 4) DMI3 #1A #2A #2R PCIe GEN4 x8 PCIe GEN4 x8 PCIe GEN4 x16 PCIe GEN4 x8 PCIe GEN4 x8 PCIe GEN4 x8 PCIe GEN4 x8 PCle x8 PCle x16 G4 (LANE REVERSE) 0 - 15 Slot 1 PCle x16 Slot 6 x 8 G4 (LANE REVERSE) 8 – 15 PCIe x8 G3 PCle x8 Slot 2 PCIe x8 (in x16) Slot 4 PCIe x8 Slot 3 PCle x8 Slot 7 PCle x 8 G4 (LANE REVERSE) 8 – 15 PCle x8 Slot 5 PCIe x4 G3 (SATA x1) DMI3 M.2 PCle x4 Mini SAS HD #8~11 SATA-DO LAN4 I210 PCle x 1 (-LN4F Only) #3 **PCH SSATA** C621A LAN3 I210 PCle x1 (-LN4F Only) LAN2 I210 PCle x1 Front USB2 0 x 4 LAN1 I210 PCle x1 USB LAN (To CMM) Rear USB2.0 x 2 RTL8211F-CG USB 2.0 USB PCle x1 Gen2 DDR4 **BMC** USB USB 2.0 #14 USB2.0 AST2600 Temperature Sensor #11 USB2.0 TMP432\*1(RT1/RT2) FSPI USB LBG-1G X1 UPLINK NO QAT (15W) r USB3.0 x 2 SP USB CPLD (PFR) BMC Boot Flash SPI TPM HEADER Debug Card BIOS

Figure 1-3.
System Block Diagram

**Note:** This general block diagram may not exactly represent the features on your motherboard. See the previous pages for the actual specifications of your motherboard.

## 1.2 Processor and Chipset Overview

Built upon the functionality and capability of the 3rd generation Intel Xeon Scalable Processors series (Socket P+ (LGA4189)) processor and the Intel PCH C621A chipset, the X12SPL-LN4F/-F motherboard provides system performance, power efficiency, and feature sets to address the needs of next-generation computer users.

With the support of the new Intel Microarchitecture 10nm Process Technology, the X12SPL-LN4F/-F dramatically increases system performance for a multitude of server applications.

The Intel PCH C621A chipset provides Enterprise SMbus support, including the following features:

- DDR4 288-pin memory support
- Support for Server Platform Service
- Support of SMBus speeds of up to 400 KHz for BMC connectivity
- Improved I/O capabilities to high-storage-capacity configurations
- SPI Enhancements
- Intel Node Manager 4.0 for advanced power monitoring, capping and management for BMC enhancement (see note below).
- BMC supports remote management, virtualization, and the security package for enterprise platforms



## 1.3 Special Features

## **Recovery from AC Power Loss**

The Basic I/O System (BIOS) provides a setting that determines how the system will respond when AC power is lost and then restored to the system. You can choose for the system to remain powered off (in which case you must press the power switch to turn it back on), or for it to automatically return to the power-on state. See the Advanced BIOS Setup section for this setting. The default setting is **Last State**.

## 1.4 System Health Monitoring

### Onboard Voltage Monitors

An onboard voltage monitor will scan the voltages of the onboard chipset, memory, CPU, and battery continuously. Once a voltage becomes unstable, a warning is given, or an error message is sent to the screen. The user can adjust the voltage thresholds to define the sensitivity of the voltage monitor.

#### Fan Status Monitor with Firmware Control

The system health monitor embedded in the BMC chip can check the RPM status of the cooling fans. The CPU and chassis fans are controlled via BMC.

## **Environmental Temperature Control**

System Health sensors monitor temperatures and voltage settings of onboard processors and the system in real time via the IPMI interface. Whenever the temperature of the CPU or the system exceeds a user-defined threshold, system/CPU cooling fans will be turned on to prevent the CPU or the system from overheating.



Note: To avoid possible system overheating, please be sure to provide adequate airflow to your system.

## System Resource Alert

This feature is available when used with SuperDoctor 5® in the Windows OS or in the Linux environment. SuperDoctor is used to notify the user of certain system events. For example, you can configure SuperDoctor to provide you with warnings when the system temperature, CPU temperatures, voltages and fan speeds go beyond a predefined range.

## 1.5 ACPI Features

The Advanced Configuration and Power Interface (ACPI) specification defines a flexible and abstract hardware interface that provides a standard way to integrate power management features throughout a computer system, including its hardware, operating system and application software. This enables the system to automatically turn on and off peripherals such as CD-ROMs, network cards, hard disk drives and printers.

In addition to enabling operating system-directed power management, ACPI also provides a generic system event mechanism for Plug and Play, and an operating system-independent interface for configuration control. ACPI leverages the Plug and Play BIOS data structures, while providing a processor architecture-independent implementation that is compatible with Windows operating systems.

## 1.6 Power Supply

As with all computer products, a stable power source is necessary for proper and reliable operation. It is even more important for processors that have high CPU clock rates where noisy power transmission is present.

The X12SPL-LN4F/-F motherboard accommodates a 24-pin ATX power supply. Although most power supplies generally meet the specifications required by the CPU, some are inadequate. In addition, one 12 V 8-pin and one 4-pin power connection are also required to ensure adequate power supply to the system.

**Warning:** To avoid damaging the power supply or the motherboard, be sure to use a power supply that contains a 24-pin, an 8-pin power connector, a 4-pin power connector. Be sure to connect the power supplies to the 24-pin power connector (JPWR3), the 8-pin power connector (JPWR1), and 4-pin power connector (JPWR2) on the motherboard. Failure in doing so may void the manufacturer warranty on your power supply and motherboard.

It is strongly recommended that you use a high quality power supply that meets ATX power supply Specification 2.02 or above.

#### 1.7 Serial Port

The X12SPL-LN4F/-F motherboard supports one serial communication connection. COM port 1 can be used for input/output. The UART provides legacy speeds with a baud rate of up to 115.2 Kbps as well as an advanced speed with baud rates of 250 K, 500 K, or 1 Mb/s, which support high-speed serial communication devices.

## 1.8 Intel® Optane DC Persistent Memory Overview

The 3rd generation Intel Xeon Scalable Processor supports new Intel Optane persistent memory 200 series (Intel Optane PMem 200 series) technology. Intel Optane PMem 200 series offer data persistence at higher capacities with lower latencies than existing memory modules. It also provides hyper-speed storage capabilities for higher performance computing platforms with flexible configuration options.

## **Chapter 2**

## Installation

#### 2.1 Static-Sensitive Devices

Electrostatic Discharge (ESD) can damage electronic components. To avoid damaging your system board, it is important to handle it very carefully. The following measures are generally sufficient to protect your equipment from ESD.

#### **Precautions**

- Use a grounded wrist strap designed to prevent static discharge.
- Touch a grounded metal object before removing the board from the antistatic bag.
- Handle the motherboard by its edges only; do not touch its components, peripheral chips, memory modules or gold contacts.
- · When handling chips or modules, avoid touching their pins.
- Put the motherboard and peripherals back into their antistatic bags when not in use.
- For grounding purposes, make sure that your computer chassis provides excellent conductivity between the power supply, the case, the mounting fasteners and the motherboard.
- Use only the correct type of onboard CMOS battery. Do not install the onboard battery upside down to avoid possible explosion.

## **Unpacking**

The motherboard is shipped in antistatic packaging to avoid static damage. When unpacking the motherboard, make sure that the person handling it is static protected.

#### 2.2 Processor and Heatsink Installation

The processor (CPU) and processor carrier should be assembled together first to form the processor carrier assembly. This will be attached to the heatsink to form the processor heatsink module (PHM) before being installed onto the CPU socket.

#### Notes:

- Use ESD protection.
- Shut down the system and then unplug the AC power cord from all power supplies.
- Check that the plastic protective cover is on the CPU socket and none of the socket pins are bent. If they are, contact your retailer.
- When handling the processor, avoid touching or placing direct pressure on the LGA lands (gold contacts). Improper installation or socket misalignment can cause serious damage to the processor or CPU socket, which may require manufacturer repairs.
- Thermal grease is pre-applied on new heatsinks. No additional thermal grease is needed.
- Refer to the Supermicro website for updates on processor support.
- All graphics in this manual are for illustration purposes only. Your components may look different.

## The 3rd generation Intel Xeon Scalable Processors Series



3rd generation Intel Xeon Scalable Processors

## **Overview of the Processor Carrier Assembly**

The processor carrier assembly contains the processor and a processor carrier.

1. Processor



2. Processor Carrier



## **Overview of the CPU Socket**

The CPU socket is protected by a plastic protective cover.

1. Plastic Protective Cover



2. CPU Socket



## **Overview of the Processor Heatsink Module**

The Processor Heatsink Module (PHM) contains a heatsink, a processor carrier, and the.

1. Heatsink with Thermal Grease



2. Processor Carrier



3. Processor



Processor Heatsink Module



# **Creating the 3rd generation Intel Xeon Scalable Processor Carrier Assembly**

To install the model processor into the processor carrier, follow the steps below:

- 1. Hold the processor with the LGA lands (gold contacts) facing up. Locate the small, gold triangle in the corner of the processor and the corresponding hollowed triangle on the processor carrier. These triangles indicate pin 1. The triangles can be found on the top and bottom of the processor. See the images below.
- 2. Using the triangles as a guide, carefully align and place Point A of the processor into the carrier. Then gently snap-in the other side of the carrier for the processor to fasten into Point B.

**Note**: The processor carrier contains four metal rings on each corner.

3. Examine all corners to ensure that the processor is firmly attached to the carrier.



**Note**: The following CPU carriers have been successfully tested in our labs and are available from Supermicro. Please order the CPU carriers with the CPU heatsink.

| Intel 3rd Generation Xeon | SKT-1205L-P4IC-FXC |
|---------------------------|--------------------|
| Scalable Processors       | SKT-1205L-P4IC-TYC |

# **Assembling the Processor Heatsink Module**

After creating the processor carrier assembly for the processor, mount it onto the heatsink to create the processor heatsink module (PHM):

- Note the label on top of the heatsink, which marks the heatsink mounting holes as 1, 2, 3, and 4. If this is a new heatsink, the thermal grease has been pre-applied on the underside. Otherwise, apply the proper amount of thermal grease.
- 2. Turn the heatsink over with the thermal grease facing up. Hold the processor carrier assembly so the processor's gold contacts are facing up, then align the triangle on the assembly with hole 1 of the heatsink. Press the processor carrier assembly down. The plastic clips of the assembly will lock outside of holes 1 and 2, while the remaining clips will snap into their corresponding holes.
- 3. Examine all corners to ensure that the plastic clips on the processor carrier assembly are firmly attached to the heatsink.



## **Preparing the CPU Socket for Installation**

This motherboard comes with a plastic protective cover installed on the CPU socket. Remove it from the socket to install the Processor Heatsink Module (PHM). Gently pull up one corner of the plastic protective cover to remove it.



**CPU Socket with Plastic Protective Cover** 



## **Installing the Processor Heatsink Module**

After assembling the Processor Heatsink Module (PHM), install it onto the CPU socket:

- 1. Align hole 1 of the heatsink with the printed triangle on the CPU socket. See the left image below.
- 2. Make sure all four holes of the heatsink are aligned with the socket before gently placing the heatsink on top.
- 3. With a T30 Torx-bit screwdriver, gradually tighten screws #1 #4 to ensure even pressure. The order of the screws is shown on the label on top of the heatsink. To avoid damaging the processor or socket, do not use a force greater than 12 lbf-in when tightening the screws.
- 4. Examine all corners to ensure that the PHM is firmly attached to the socket.



## Removing the Processor Heatsink Module

Before removing the processor heatsink module (PHM) from the motherboard, shut down the system and then unplug the AC power cord from all power supplies.

Then follow the steps below:

- 1. Use a T30 Torx-bit screwdriver to loosen the four screws in a backwards sequence of #4, #3, #2, and #1.
- 2. Gently lift the PHM upwards to remove it from the socket.
- 3. Move the lever to its unlocked position and gently remove the CPU.







#### 2.3 Motherboard Installation

All motherboards have standard mounting holes to fit different types of chassis. Make sure that the locations of all the mounting holes for both the motherboard and the chassis match. Although a chassis may have both plastic and metal mounting fasteners, metal ones are highly recommended because they ground the motherboard to the chassis. Make sure that the metal standoffs click in or are screwed in tightly.

#### **Tools Needed**



## **Location of Mounting Holes**

Note 1: To avoid damaging the motherboard and its components, do not use a force greater than 8 lbf-in on each mounting screw during motherboard installation.

Note 2: Some components are very close to the mounting holes. Take precautionary measures to avoid damaging these components when installing the motherboard to the chassis.

## **Installing the Motherboard**

1. Install the I/O shield into the back of the chassis, if applicable.



2. Locate the mounting holes on the motherboard. See the previous page for the location.



3. Locate the matching mounting holes on the chassis. Align the mounting holes on the motherboard against the mounting holes on the chassis.



- 4. Install standoffs in the chassis as needed.
- 5. Install the motherboard into the chassis carefully to avoid damaging other motherboard components.
- 6. Using the Phillips screwdriver, insert a pan head #6 screw into a mounting hole on the motherboard and its matching mounting hole on the chassis.
- 7. Repeat Step 6 to insert #6 screws into all mounting holes.
- 8. Make sure that the motherboard is securely placed in the chassis.
  - **Note:** Images displayed are for illustration only. Your chassis or components might look different from those shown in this manual.

## 2.4 Memory Support and Installation



**Note**: Check the Supermicro website for recommended memory modules.



**Important:** Exercise extreme care when installing or removing DIMM modules to prevent any possible damage.

## **Memory Support**

The supports up to 2048 GB of ECC 3DS RDIMM/LRDIMM with speeds of up to 3200 MT/s in eight slots. Refer to the tables below for the recommended DIMM population order and additional memory information.

| 1 CPU, 8-DIMM Slots                        |                                                                       |  |
|--------------------------------------------|-----------------------------------------------------------------------|--|
| Number of DIMMs Memory Population Sequence |                                                                       |  |
| 1                                          | DIMMA1                                                                |  |
| 2                                          | DIMMA1 / DIMME1                                                       |  |
| 4                                          | DIMMA1 / DIMME1 / DIMMC1 / DIMMG1                                     |  |
| 6                                          | DIMMA1 / DIMME1 / DIMMC1 / DIMMG1 / DIMMB1 / DIMMF1                   |  |
| 8                                          | DIMMA1 / DIMME1 / DIMMC1 / DIMMG1 / DIMMB1 / DIMMF1 / DIMMD1 / DIMMH1 |  |



**Note:** A/E/C/G channels must be populated with the same total capacity per channel if populated.

B/F/D/H channels must be populated with the same total capacity if populated.

| Туре       | Ranks Per DIMM<br>and Data Width | Dimm Cap               | pacity (GB)            | Speed (MT/s); Voltage (V);<br>Slot Per Channel (SPC) and DIMM<br>Per Channel (DPC)<br>*Data below assumes 2 SPC unless<br>otherwise noted. |                      |
|------------|----------------------------------|------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
|            |                                  |                        |                        | 1 DPC                                                                                                                                      | 2 DPC                |
|            |                                  | 8 Gb 16 Gb             |                        | 1.2 V                                                                                                                                      | 1.2 V                |
|            | SRx8                             | 8 GB                   | 16 GB                  |                                                                                                                                            |                      |
| RDIMM      | SRx4                             | 16 GB                  | 32 GB                  | 3200                                                                                                                                       | 2933 PTH             |
| KDIIVIIVI  | DRx8                             | 16 GB                  | 32 GB                  | 3200                                                                                                                                       | 3200 SMT             |
|            | DRx4                             | 32 GB                  | 64 GB                  |                                                                                                                                            |                      |
| RDIMM 3DS  | (4R/8R) x4                       | 2H-64F GB<br>4H-128 GB | 2H-128 GB<br>4H 256 GB | 2933 PTH<br>3200 PTH for 1<br>(SPC config only)<br>3200 SMT                                                                                | 2933 PTH<br>3200 SMT |
| LRDIMM     | QRx4                             | 64 GB                  | 128 GB                 | 3200                                                                                                                                       | 3200                 |
| LRDIMM 3DS | (4R/8R) X4                       | 4H-128 GB              | 2H-128 GB<br>4H-256 GB | 3200                                                                                                                                       | 3200                 |

## **General Guidelines for Optimizing Memory Performance**

- Always use DDR4 memory of the same type, size and speed.
- Mixed DIMM speeds can be installed. However, all DIMMs will run at the speed of the slowest DIMM.
- The motherboard will not support odd-numbered modules except for a single DIMM module necessary for board operation. For more information, refer to https://www.supermicro.com/ support/resources/memory/X12 memory config guide.pdf.



#### **DIMM Installation**

- Insert the desired number of DIMMs into the memory slots based on the recommended DIMM population table on page 33.
- 2. Push the release tabs outwards on both ends of the DIMM slot to unlock it.
- 3. Align the key of the DIMM module with the receptive point on the memory slot.
- Align the notches on both ends of the module against the receptive points on the ends of the slot.
- 5. Press the notches on both ends of the module straight down into the slot until the module snaps into place.
- 6. Press the release tabs to the lock positions to secure the DIMM module into the slot.

#### **DIMM Removal**

Press both release tabs on the ends of the DIMM module to unlock it. Once the DIMM module is loosened, remove it from the memory slot.









## 2.5 Rear I/O Ports

See Figure 2-1 below for the locations and descriptions of the various I/O ports on the rear of the motherboard.



Figure 2-1. I/O Port Locations and Definitions for X12SPL-F



|   | Rear I/O Ports     |   |                      |  |
|---|--------------------|---|----------------------|--|
| # | Description        | # | Description          |  |
| 1 | VGA Port           | 6 | USB6 (3.2 Gen 1)     |  |
| 2 | Dedicated IPMI LAN | 7 | LAN1                 |  |
| 3 | USB1               | 8 | LAN2                 |  |
| 4 | USB0               | 9 | UID Switch/BMC Reset |  |
| 5 | USB7 (3.2 Gen 1)   |   |                      |  |

I/O Port Locations and Definitions for X12SPL-LN4F



|   | Rear I/O Ports     |   |                      |  |
|---|--------------------|---|----------------------|--|
| # | Description        | # | Description          |  |
| 1 | VGA Port           | 6 | USB6 (3.2 Gen 1)     |  |
| 2 | Dedicated IPMI LAN | 7 | LAN1/3               |  |
| 3 | USB1               | 8 | LAN2/4               |  |
| 4 | USB0               | 9 | UID Switch/BMC Reset |  |
| 5 | USB7 (3.2 Gen 1)   |   |                      |  |

# **VGA Port**

A video (VGA) port is located next to dedicated IPMI\_LAN on the I/O back panel. Refer to the board layout below for the location.

## **COM Ports**

There is one COM connection on this motherboard. COM1 is located next to PCIe Slot 1.

| COM Port<br>Pin Definitions |            |      |            |
|-----------------------------|------------|------|------------|
| Pin#                        | Definition | Pin# | Definition |
| 1                           | DCD        | 6    | DSR        |
| 2                           | RXD        | 7    | RTS        |
| 3                           | TXD        | 8    | CTS        |
| 4                           | DTR        | 9    | RI         |
| 5                           | Ground     | 10   | N/A        |



- 1. VGA Port
- 2. COM1

## **LAN Ports**

Two (-F: LAN1, LAN2) or Four (-LN4F Only: LAN1-LAN4) 1 Gigabit Ethernet ports are located on the I/O back panel. In addition, a dedicated IPMI LAN is located above the USB0/1 ports on the back panel. All of these ports accept RJ45 cables. Refer to the LED Indicator section for LAN LED information.

| LAN Port<br>Pin Definition |            |      |                       |
|----------------------------|------------|------|-----------------------|
| Pin#                       | Definition | Pin# | Definition            |
| 1                          | TD0-       | 10   | GND                   |
| 2                          | TD0+       | 11   | P3V3 Stby             |
| 3                          | TD1-       | 12   | Act LED (Yellow)      |
| 4                          | TD1+       | 13   | Link 1000 LED (Amber) |
| 5                          | TD2-       | 14   | Link 100 LED (Green)  |
| 6                          | TD2+       | 15   | GND                   |
| 7                          | TD3-       | 16   | GND                   |
| 8                          | TD3+       | 17   | GND                   |
| 9                          | соммст     | 18   | GND                   |

| IPMI LAN<br>Pin Definition |            |                 |                       |
|----------------------------|------------|-----------------|-----------------------|
| Pin#                       | Definition | Pin# Definition |                       |
| 9                          |            | 18              | GND                   |
| 10                         | TD0+       | 19              | Act LED (Amber)       |
| 11                         | TD0-       | 20              | P3V3 Stby             |
| 12                         | TD1+       | 21              | Link 100 LED (Green)  |
| 13                         | TD1-       | 22              | Link 1000 LED (Amber) |
| 14                         | TD2+       | 23              | SGND                  |
| 15                         | TD2-       | 24              | SGND                  |
| 16                         | TD3+       | 25              | SGND                  |
| 17                         | TD3-       | 26              | SGND                  |



- 1. LAN1/3
- 2. LAN2/4
- 3. IPMI LAN

## Universal Serial Bus (USB) Ports

There are two USB 2.0 ports (USB0/1) and two USB 3.2 Gen 1 ports (USB6/7) located on the I/O back panel. The motherboard also has two front access USB 2.0 headers (USB2/3 and USB4/5) and one front access USB 3.2 Gen 1 header (USB8/9). The USB10 header is USB 3.2 Gen 1 Type-A. The onboard headers can be used to provide front side USB access with a cable (not included).

| Back Panel USB 0/1 (2.0) Pin Definitions |            |      |            |
|------------------------------------------|------------|------|------------|
| Pin#                                     | Definition | Pin# | Definition |
| 1                                        | +5 V       | 5    | +5 V       |
| 2                                        | USB_N      | 6    | USB_N      |
| 3                                        | USB_P      | 7    | USB_P      |
| 4                                        | Ground     | 8    | Ground     |

|      | Back Panel USB 6/7 (3.2 Gen 1) Pin Definitions |      |            |
|------|------------------------------------------------|------|------------|
| Pin# | Definition                                     | Pin# | Definition |
| A1   | VBUS                                           | B1   | VBUS       |
| A2   | USB_N                                          | B2   | USB_N      |
| A3   | USB_P                                          | В3   | USB_P      |
| A4   | GND                                            | B4   | GND        |
| A5   | Stda_SSRX-                                     | B5   | Stda_SSRX- |
| A6   | Stda_SSRX+                                     | B6   | Stda_SSRX+ |
| A7   | GND                                            | B7   | GND        |
| A8   | Stda_SSTX-                                     | B8   | Stda_SSTX- |
| A9   | Stda_SSTX+                                     | B9   | Stda_SSTX+ |



| Front Panel USB 2/3, 4/5 (2.0) Pin Definitions |            |      |            |
|------------------------------------------------|------------|------|------------|
| Pin#                                           | Definition | Pin# | Definition |
| 1                                              | +5 V       | 2    | +5 V       |
| 3                                              | USB_N      | 4    | USB_N      |
| 5                                              | USB_P      | 6    | USB_P      |
| 7                                              | Ground     | 8    | Ground     |
| 9                                              | Key        | 10   | NC         |

|      | Front Panel USB 8/9 (3.2 Gen 1) Pin Definitions |      |            |
|------|-------------------------------------------------|------|------------|
| Pin# | Definition                                      | Pin# | Definition |
| 1    | VBUS                                            | 19   | VBUS       |
| 2    | Stda_SSRX-                                      | 18   | Stda_SSRX- |
| 3    | Stda_SSRX+                                      | 17   | Stda_SSRX+ |
| 4    | GND                                             | 16   | GND        |
| 5    | Stda_SSTX-                                      | 15   | Stda_SSTX- |
| 6    | Stda_SSTX+                                      | 14   | Stda_SSTX+ |
| 7    | GND                                             | 13   | GND        |
| 8    | USB_N                                           | 12   | USB_N      |
| 9    | USB_P                                           | 11   | USB_P      |
| 10   | GND                                             |      |            |

|             |            |          | U                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------------|----------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | BMC LEDBAC | SEC OF O | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| 2<br>3<br>5 | FC( CTA    |          | CODE<br>CODE                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

|      | Type A USB 10 (3.2 Gen 1) Pin Definitions |      |            |
|------|-------------------------------------------|------|------------|
| Pin# | Definition                                | Pin# | Definition |
| 1    | VBUS                                      | 5    | SSRX-      |
| 2    | USB_N                                     | 6    | SSRX+      |
| 3    | USB_P                                     | 7    | GND        |
| 4    | Ground                                    | 8    | SSTX-      |
|      |                                           | 9    | SSTX+      |

- 1. USB0/1
- 2. USB2/3
- 3. USB4/5
- 4. USB6/7 (3.2 Gen 1)
- 5. USB8/9 (3.2 Gen 1)
- 6. USB10 (3.2 Gen 1)

# Unit Identifier Switch (UID-SW): One button with two functions

A Unit Identifier (UID) switch and two LED Indicators are located on the motherboard. The UID switch, UID-SW, is located next to the VGA port on the back panel.

| Function          | User Input                   | Behavior                          | LED Activity                       |
|-------------------|------------------------------|-----------------------------------|------------------------------------|
| Push Once         |                              | Turns on the UID LED              | UID LED turns solid blue           |
| UID LED Indicator | Push Again                   | Turns off the UID LED             | UID LED turns off                  |
| BMC Reset         | Push and hold for 6 seconds  | BMC will do a cold boot           | BMC Hearbeat LED turns solid green |
|                   | Push and hold for 12 seconds | BMC will reset to factory default | BMC Hearbeat LED turns solid green |



Note: After pushing and holding the UID-SW for 12 seconds, all IPMI settings including username and password will revert back to the factory default. Only the network settings and FRU are retained.

| UID Switch<br>Pin Definitions |            |  |
|-------------------------------|------------|--|
| Pin#                          | Definition |  |
| 1                             | Button In  |  |
| 2                             | Ground     |  |
| G1                            | Ground     |  |
| G2                            | Ground     |  |

| UID LED<br>Pin Definitions |                 |  |
|----------------------------|-----------------|--|
| Color                      | Status          |  |
| Blue: On                   | Unit Identified |  |



- 1. UID Switch/BMC Reset
- 2. UID LED

# 2.6 Front Control Panel

JF1 contains header pins for various buttons and indicators that are normally located on a control panel at the front of the chassis. These connectors are designed specifically for use with Supermicro chassis. See the figure below for the descriptions of the front control panel buttons and LED indicators.



Figure 2-2. JF1 Header Pins



### **Power Button**

The Power Button connection is located on pins 1 and 2 of JF1. Momentarily contacting both pins will power on/off the system. This button can also be configured to function as a suspend button (with a setting in the BIOS - see Chapter 4). To turn off the power when the system is in suspend mode, press the button for 4 seconds or longer. Refer to the table below for pin definitions.

| Power Button<br>Pin Definitions (JF1) |        |  |
|---------------------------------------|--------|--|
| Pins Definition                       |        |  |
| 1                                     | Signal |  |
| 2 Ground                              |        |  |

#### **Reset Button**

The Reset Button connection is located on pins 3 and 4 of JF1. Attach it to a hardware reset switch on the computer case to reset the system. Refer to the table below for pin definitions.

| Reset Button<br>Pin Definitions (JF1) |            |  |
|---------------------------------------|------------|--|
| Pins                                  | Definition |  |
| 3                                     | Reset      |  |
| 4 Ground                              |            |  |



- 1. PWR Button
- 2. Reset Button

#### **Power Fail LED**

The Power Fail LED connection is located on pins 5 and 6 of JF1. Refer to the table below for pin definitions.

| Power Fail LED<br>Pin Definitions (JF1) |       |  |
|-----------------------------------------|-------|--|
| Pin# Definition                         |       |  |
| 5                                       | 3.3 V |  |
| 6 PWR Supply Fail                       |       |  |

## Overheat (OH)/Fan Fail

Connect an LED cable to pins 7 and 8 of the Front Control Panel to use the Overheat/Fan Fail LED connections. The LED on pin 8 provides warnings of overheating or fan failure. Refer to the tables below for pin definitions.

| OH/Fan Fail Indicator<br>Status |          |  |  |
|---------------------------------|----------|--|--|
| State Definition                |          |  |  |
| Off                             | Normal   |  |  |
| On                              | Overheat |  |  |
| Flashing Fan Fail               |          |  |  |

| OH/Fan Fail LED<br>Pin Definitions (JF1) |                 |  |
|------------------------------------------|-----------------|--|
| Pin#                                     | Definition      |  |
| 7                                        | UID LED         |  |
| 8                                        | OH/Fan Fail LED |  |



- 1. Power Fail LED
- 2. OH/Fan Fail LED

### NIC1/NIC2 (LAN1/LAN2)

The Network Interface Controller (NIC) LED connection for LAN port 1 is located on pins 11 and 12 of JF1, and LAN port 2 is on pins 9 and 10. Attach the NIC LED cables here to display network activity. Refer to the table below for pin definitions.

| LAN1/LAN2 LED<br>Pin Definitions (JF1) |                    |  |  |
|----------------------------------------|--------------------|--|--|
| Pin# Definition                        |                    |  |  |
| 9                                      | 3.3 V Stby         |  |  |
| 10                                     | NIC 2 Activity LED |  |  |
| 11                                     | 3.3 V Stby         |  |  |
| 12                                     | NIC 1 Activity LED |  |  |

#### **HDD LED/UID Switch**

The HDD LED/UID Switch connection is located on pins 13 and 14 of JF1. Attach a cable to pin 13 to use the UID switch. Attach a cable to pin 14 to show hard drive activity status. Refer to the table below for pin definitions.

| HDD LED<br>Pin Definitions (JF1) |        |  |
|----------------------------------|--------|--|
| Pins Definition                  |        |  |
| 13                               | UID_SW |  |
| 14 HDD Active                    |        |  |



- 1. NIC2 LED
- 2. NIC1 LED
- 3. HDD LED

#### **Power LED**

The Power LED connection is located on pins 15 and 16 of JF1. Refer to the table below for pin definitions.

| F | Power LED<br>Pin Definitions (JF1) |  |  |  |
|---|------------------------------------|--|--|--|
| Р | Pins Definition                    |  |  |  |
| 1 | 15 3.3 V Stby                      |  |  |  |
| 1 | 16 PWR LED                         |  |  |  |

#### **NMI Button**

The non-maskable interrupt (NMI) button header is located on pins 19 and 20 of JF1. Refer to the table below for pin definitions.

| NMI Button<br>Pin Definitions (JF1) |  |  |  |
|-------------------------------------|--|--|--|
| Pins Definition                     |  |  |  |
| 19 Control                          |  |  |  |
| 20 Ground                           |  |  |  |



- 1. PWR LED
- 2. NMI

# 2.7 Connectors

# **Power Connections**

# **ATX Power Supply Connector**

JPWR3 is a 24-pin power supply connector. You must also connect the 8-pin (JPWR1) and 4-pin (JPWR2) processor power connector to the power supply.

| ATX Power 24-pin Connector Pin Definitions |            |      |            |  |
|--------------------------------------------|------------|------|------------|--|
| Pin#                                       | Definition | Pin# | Definition |  |
| 13                                         | +3.3 V     | 1    | +3.3 V     |  |
| 14                                         | Res (NC)   | 2    | +3.3 V     |  |
| 15                                         | Ground     | 3    | Ground     |  |
| 16                                         | PS_ON      | 4    | +5 V       |  |
| 17                                         | Ground     | 5    | Ground     |  |
| 18                                         | Ground     | 6    | +5 V       |  |
| 19                                         | Ground     | 7    | Ground     |  |
| 20                                         | Res (NC)   | 8    | PWR_OK     |  |
| 21                                         | +5 V       | 9    | 5VSB       |  |
| 22                                         | +5 V       | 10   | +12 V      |  |
| 23                                         | +5 V       | 11   | +12 V      |  |
| 24                                         | Ground     | 12   | +3.3 V     |  |

**Required Connection** 



## 1. 24-Pin PWR

#### **8-Pin Power Connector**

JPWR1 is an 8-pin 12 V DC power input for the CPU that must be connected to the power supply. Refer to the table below for pin definitions.



**Required Connection** 

#### **4-Pin Power Connector**

JPWR2 is an 4-pin 12 V DC power input for the CPU that must be connected to the power supply. Refer to the table below for pin definitions.



**Required Connection** 



**Important:** To provide adequate power supply to the motherboard, be sure to connect the 24-pin ATX PWR, the 8-pin PWR, and 4-pin PWR connectors to the power supply. Failure to do so may void the manufacturer warranty on your power supply and motherboard.



- 1. 8-Pin PWR
- 2. 4-Pin PWR

## **Headers**

### **Fan Headers**

There are seven 4-pin fan headers (FAN1–FAN5, FANA, FANB) on the motherboard. All these 4-pin fan headers are backwards compatible with the traditional 3-pin fans. However, fan speed control is available for 4-pin fans only by Thermal Management via the IPMI 2.0 interface. Refer to the table below for pin definitions.

| Fan Header<br>Pin Definitions |                 |  |
|-------------------------------|-----------------|--|
| Pin# Definition               |                 |  |
| 1                             | Ground (Black)  |  |
| 2                             | 5 A/+12 V (Red) |  |
| 3                             | Tachometer      |  |
| 4                             | PWM_Control     |  |

#### **NVMe I<sup>2</sup>C Header**

Connector JNVI<sup>2</sup>C1 is a management header for the Supermicro AOC NVMe PCIe peripheral cards. Connect the I<sup>2</sup>C cable to this connector.



- 1. FANA
- 2. FANB
- 3. FAN1
- 4. FAN2
- 5. FAN3
- 6. FAN4
- 7. FAN5
- 8. NVMe I2C Header

### **SGPIO Headers**

There is one Serial Link General Purpose Input/Output (S-SGPIO1) header located on the motherboard. S-SGPIO is for sSATA use. Refer to the tables below for pin definitions.

| SGPIO Header<br>Pin Definitions |        |   |        |  |
|---------------------------------|--------|---|--------|--|
| Pin# Definition Pin# Definition |        |   |        |  |
| 1                               | NC     | 2 | NC     |  |
| 3                               | Ground | 4 | Data   |  |
| 5                               | Load   | 6 | Ground |  |
| 7                               | Clock  | 8 | NC     |  |

NC = No Connection

### **Disk-On-Module Power Connector**

Two power connectors for SATA Disk-On-Module (DOM) devices are located at JSD1 and JSD2. Connect appropriate cables here to provide power support for your Serial Link DOM devices.

| DOM Power<br>Pin Definitions |            |  |
|------------------------------|------------|--|
| Pin#                         | Definition |  |
| 1                            | 5 V        |  |
| 2                            | Ground     |  |
| 3                            | Ground     |  |



- 1. S-SGPI01
- 2. JSD1 (DOM PWR)
- 3. JSD2 (DOM PWR)

#### **TPM/Port 80 Header**

A Trusted Platform Module (TPM)/Port 80 header is located at TPM/PORT80 to provide TPM support and Port 80 connection. Use this header to enhance system performance and data security. Refer to the table below for pin definitions. Visit the following link for more information on the TPM: http://www.supermicro.com/manuals/other/TPM.pdf.

| Trusted Platform Module Header<br>Pin Definitions |              |      |            |
|---------------------------------------------------|--------------|------|------------|
| Pin#                                              | Definition   | Pin# | Definition |
| 1                                                 | +3.3 V       | 2    | SPI_CS#    |
| 3                                                 | RESET#       | 4    | SPI_MISO   |
| 5                                                 | SPI_CLK      | 6    | GND        |
| 7                                                 | SPI_MOSI     | 8    | NC         |
| 9                                                 | +3.3 V Stdby | 10   | SPI_IRQ#   |

## **Standby Power**

The Standby Power header is located at JSTBY1 on the motherboard. You must have a card with a Standby Power connector and a cable to use this feature. Refer to the table below for pin definitions.

| Standby Power Pin Definitions |               |  |
|-------------------------------|---------------|--|
| Pin#                          | Definition    |  |
| 1                             | +5 V Standby  |  |
| 2                             | Ground        |  |
| 3                             | No Connection |  |



- 1. TPM Header
- 2. Standby Power

## Power SMB (I<sup>2</sup>C) Header

The Power System Management Bus (I<sup>2</sup>C) connector (JPI<sup>2</sup>C1) monitors the power supply, fan, and system temperatures. Refer to the table below for pin definitions.

| Power SMB Header<br>Pin Definitions |             |  |
|-------------------------------------|-------------|--|
| Pin#                                | Definition  |  |
| 1                                   | Clock       |  |
| 2                                   | Data        |  |
| 3                                   | PMBUS_Alert |  |
| 4                                   | Ground      |  |
| 5                                   | +3.3 V      |  |

# 4-pin BMC External I<sup>2</sup>C Header

A System Management Bus header for IPMI 2.0 is located at JIPMB1. Connect the appropriate cable here to use the IPMB I<sup>2</sup>C connection on your system. Refer to the table below for pin definitions.

| External I <sup>2</sup> C Header<br>Pin Definitions |            |  |
|-----------------------------------------------------|------------|--|
| Pin#                                                | Definition |  |
| 1                                                   | Data       |  |
| 2                                                   | Ground     |  |
| 3                                                   | Clock      |  |
| 4                                                   | 3V3_STBY   |  |



- 1. Power SMB Header
- 2. BMC External Header

#### **Chassis Intrusion**

A Chassis Intrusion header is located at JL1 on the motherboard. Attach the appropriate cable from the chassis to inform you of a chassis intrusion when the chassis is opened. Refer to the table below for pin definitions.

| Chassis Intrusion Pin Definitions |                 |  |
|-----------------------------------|-----------------|--|
| Pin#                              | Definition      |  |
| 1                                 | Intrusion Input |  |
| 2                                 | Ground          |  |

## **LAN Activity LED Connectors**

There are two LAN Activity LED connectors on the motherboard. JLD1 enables the LED for LAN3, while JLD2 enables LAN4. Attach Network Interface Controller (NIC) LED cables here to display network activity.

| LAN Activity LED<br>Connector (JLD1)<br>Pin Definitions |                 |
|---------------------------------------------------------|-----------------|
| Pin#                                                    | Definition      |
| 1                                                       | 3.3 V Stby      |
| 2                                                       | LAN3 Active LED |

| LAN Activity LED<br>Connector (JLD2)<br>Pin Definitions |                 |
|---------------------------------------------------------|-----------------|
| Pin#                                                    | Definition      |
| 1                                                       | 3.3 V Stby      |
| 2                                                       | LAN4 Active LED |



- 1. Chassis Intrusion
- 2. LAN Activity LED Connectors

## Intel RAID Key Header

The JRK1 header allows the user to enable RAID functions for NVMe connections. Refer to the table below for pin definitions.

| Intel RAID Key Header<br>Pin Definitions |              |  |
|------------------------------------------|--------------|--|
| Pin#                                     | Defintion    |  |
| 1                                        | GND          |  |
| 2                                        | 3.3V Stdby   |  |
| 3                                        | GND          |  |
| 4                                        | PCH RAID KEY |  |

### M.2 Slot

The motherboard has one M.2 slot. M.2 was formerly known as Next Generation Form Factor (NGFF) and serves to replace mini PCIe. M.2 allows for a variety of card sizes, increased functionality, and spatial efficiency. The M.2 socket on the motherboard supports PCIe 3.0 x4/SATA 3 SSD cards in the 2280 and 22110 form factors.



- 1. Intel RAID Key Header
- 2. M.2 Slot

## NC-SI Header for IPMI Support

A Network-Controller Sideband Interface (NC-SI) header is located at JNCSI1 on the motherboard. For remote management, connect the appropriate cable from this header to an add-on card to provide the out-of-band (sideband) connection between the onboard Baseboard Management Controller (BMC) and a Network Interface Controller (NIC). For the network sideband interface to work properly, you will need to use a NIC add-on card that supports NC-SI and also need to have a special cable. Contact Supermicro at www. supermicro.com to purchase the cable for this header. Refer to the table below for pin definitions.

| NC-SI Header<br>Pin Definitions |            |      |            |
|---------------------------------|------------|------|------------|
| Pin#                            | Definition | Pin# | Definition |
| 1                               | Clock      | 2    | GND        |
| 3                               | CRS_DV     | 4    | GND        |
| 5                               | RX_D0      | 6    | GND        |
| 7                               | RX_D1      | 8    | GND        |
| 9                               | TX_D0      | 10   | GND        |
| 11                              | TX_D1      | 12   | GND        |
| 13                              | TX_EN      | 14   | PRST_IN    |
| 15                              | ARB_IN     | 16   | ARB_OUT    |
| 17                              | Power      | 18   | Power      |
| 19                              | Power      | 20   | Power      |
| 21                              | Power      | 22   | NC         |



1. NC-SI Header for IPMI Support

#### **SATA Ports**

Eight SATA 3.0 ports are located on the motherboard supported by the chipset. I-SATA0–I-SATA3 and I-SATA4–I-SATA7 are MiniSAS HD connectors (SFF-8643). The MiniSAS HD connectors features the next generation SAS storage interface that meets SATA 3.0 specifications at 6 Gb/s. These SATA ports support RAID 0, 1, 5, and 10. In addition, there are also two S-SATA ports (S-SATA0, S-SATA1) that include SATA DOM power. SATA ports provide serial-link signal connections, which are faster than the connections of Parallel ATA. Refer to the tables below for pin definitions.

**Note**: For more information on the SATA HostRAID configuration, refer to the Intel SATA HostRAID user's guide posted at <a href="http://www.supermicro.com">http://www.supermicro.com</a>.



- 1. I-SATA0-I-SATA3 through MiniSAS HD connector (SFF-8643)
- 2. I-SATA4-I-SATA7 through MiniSAS HD connector (SFF-8643)
- 3. S-SATA0
- 4. S-SATA1

# 2.8 Jumper Settings

## **How Jumpers Work**

To modify the operation of the motherboard, jumpers can be used to choose between optional settings. Jumpers create shorts between two pins to change the function of the connector. Pin 1 is identified with a square solder pad on the printed circuit board. See the diagram below for an example of jumping pins 1 and 2. Refer to the motherboard layout page for jumper locations.



**Note:** On two-pin jumpers, "Closed" means the jumper is on and "Open" means the jumper is off the pins.



#### **CMOS Clear**

JBT1 is used to clear CMOS, which will also clear any passwords. Instead of pins, this jumper consists of contact pads to prevent accidentally clearing the contents of CMOS.

#### To Clear CMOS

- 1. First power down the system and unplug the power cord(s).
- 2. Remove the cover of the chassis to access the motherboard.
- 3. Remove the onboard battery from the motherboard.
- 4. Short the CMOS pads with a metal object such as a small screwdriver for at least four seconds.
- 5. Remove the screwdriver (or shorting device).
- 6. Replace the cover, reconnect the power cord(s), and power on the system.

Note: Clearing CMOS will also clear all passwords.

Do not use the PW\_ON connector to clear CMOS.



## LAN Port Enable/Disable

Use JPL1 to enable or disable LAN port 1, JPL2 to enable or disable LAN port 2, JPL3 to enable or disable LAN port 3, and JPL4 to enable or disable LAN port 4. Refer to the table below for jumper settings. JPL3 and JPL4 are available on the -LN4F SKU only.

| LAN Port Enable/Disable<br>Jumper Settings |            |  |
|--------------------------------------------|------------|--|
| Jumper Setting                             | Definition |  |
| Pins 1-2                                   | Enabled    |  |
| Pins 2-3                                   | Disabled   |  |

## **ME Recovery**

ME Recovery (JPME1) is used to enable or disable the ME Recovery feature of the motherboard. The jumper will reset Intel ME values back to their default settings.

| Manufacturing Mode<br>Jumper Settings |                    |  |
|---------------------------------------|--------------------|--|
| Jumper Setting                        | Definition         |  |
| Pins 1-2                              | Normal             |  |
| Pins 2-3                              | Manufacturing Mode |  |



- 1. JPL1
- 2. JPL2
- 3. JPL3
- 4. JPL4
- 5. ME Recovery

## 2.9 LED Indicators

#### **LAN LEDs**

Two LAN ports (LAN1, LAN2) are located on the back I/O panel of X12SPL-F, while X12SPL-LN4F has four ports (LAN1 - LAN4). Each Ethernet LAN port has two LEDs. The yellow LED indicates activity, while the other Link LED may be green, amber, or off to indicate the speed of the connection. Refer to the tables below for more information.

| LAN Activity LED (Left)<br>LED State |          |            |  |
|--------------------------------------|----------|------------|--|
| Color                                | Status   | Definition |  |
| Yellow                               | Flashing | Active     |  |

| LAN Link LED (Right)<br>LED State |                       |  |
|-----------------------------------|-----------------------|--|
| LED Color                         | Definition            |  |
| Off                               | No Connection/10 Mbps |  |
| Amber                             | 1 Gbps                |  |
| Green                             | 100 Mbps              |  |

#### **Unit ID LED**

A rear UID LED indicator (UID-LED) is located near the UID switch on the I/O back panel. This UID indicator provides easy identification of a system unit that may need service.





- 1. LAN 1/2/3/4 LED
- 2. UID LED

### **IPMI LAN LEDs**

In addition to LAN ports, an IPMI LAN is also located on the I/O back panel. The amber LED on the right indicates activity, while the green LED on the left indicates the speed of the connection. Refer to the table below for more information.



| IPMI LAN LEDS    |                              |                    |  |  |
|------------------|------------------------------|--------------------|--|--|
|                  | Color/State                  | Definition         |  |  |
| Link (left)      | Green: Solid<br>Amber: Solid | 100 Mbps<br>1 Gbps |  |  |
| Activity (Right) | Amber: Blinking              | Active             |  |  |

### M.2 LED

An M.2 LED is located at LE4 on the motherboard. When LE4 is blinking, M.2 functions normally. Refer to the table below for more information.

| M.2 LED State   |                |  |
|-----------------|----------------|--|
| LED Color       | Definition     |  |
| Green: Blinking | Device Working |  |



- 1. Dedicated IPMI LAN LED
- 2. M.2 LED

#### **Onboard Power LED**

The Onboard Power LED is located at LEDPWR on the motherboard. When this LED is on, the system is on. Be sure to turn off the system and unplug the power cord before removing or installing components. Refer to the table below for more information.

| Onboard Power LED Indicator |                  |  |
|-----------------------------|------------------|--|
| LED Color                   | Definition       |  |
|                             | System Off       |  |
| Off                         | (power cable not |  |
|                             | connected)       |  |
| Green                       | System On        |  |

### **BMC Heartbeat LED**

The BMC Heartbeat LED is located at LEDBMC on the motherboard. When LEDBMC is blinking, the BMC is functioning normally. Refer to the table below for more information.





- 1. Onboard Power LED
- 2. BMC Heartbeat LED

# **Chapter 3**

# **Troubleshooting**

# 3.1 Troubleshooting Procedures

Use the following procedures to troubleshoot your system. If you have followed all of the procedures below and still need assistance, refer to the 'Technical Support Procedures' and/ or 'Returning Merchandise for Service' section(s) in this chapter. <u>Always disconnect the AC power cord before adding, changing or installing any non hot-swap hardware components</u>.

## **Before Power On**

- Make sure that there are no short circuits between the motherboard and chassis.
- 2. Disconnect all ribbon/wire cables from the motherboard, including those for the keyboard and mouse.
- 3. Remove all add-on cards.
- 4. Install the CPU (making sure it is fully seated) and connect the front panel connectors to the motherboard.

#### No Power

- 1. Make sure that there are no short circuits between the motherboard and the chassis.
- 2. Make sure that the ATX power connectors are properly connected.
- 3. Check that the 115 V/230 V switch, if available, on the power supply is properly set.
- 4. Turn the power switch on and off to test the system, if applicable.
- 5. Check the CPU socket for bent pins and make sure it is fully seated.
- 6. The battery on your motherboard may be old. Check to verify that it still supplies approximately 3 VDC. If it does not, replace it with a new one.

# **System Boot Failure**

If the system does not display POST (Power-On-Self-Test) or does not respond after the power is turned on, do the following:

- 1. Check the screen for an error message.
- 2. Clear the CMOS settings by unplugging the power cord and contacting both pads on the CMOS clear jumper (JBT1). Restart the system. Refer to Chapter 2.8.
- 3. Remove all components from the motherboard and turn on the system with only one DIMM module installed. If the system boots, turn off the system and re-populate the components back into the system to retest. Add one component at a time to isolate which one may have caused the system boot issue.

# **Memory Errors**

When suspecting faulty memory is causing the system issue, check the following:

- Make sure that the memory modules are compatible with the system and are properly installed. See Chapter 2 for installation instructions. (For memory compatibility, refer to the "Tested Memory List" link on the motherboard's product page to see a list of supported memory.)
- 2. Check if different speeds of DIMMs have been installed. It is strongly recommended that you use the same RAM type and speed for all DIMMs in the system.
- 3. Make sure that you are using the correct type of ECC DDR4 modules recommended by the manufacturer.
- 4. Check for bad DIMM modules or slots by swapping a single module among all memory slots and check the results.

# **Losing the System's Setup Configuration**

- Make sure that you are using a high-quality power supply. A poor-quality power supply may cause the system to lose the CMOS setup information. Refer to Chapter 2 for details on recommended power supplies.
- 2. The battery on your motherboard may be old. Check to verify that it still supplies approximately 3 VDC. If it does not, replace it with a new one.
- 3. If the above steps do not fix the setup configuration problem, contact your vendor for repairs.

## When the System Becomes Unstable

### A. If the system becomes unstable during or after OS installation, check the following:

- 1. CPU/BIOS support: Make sure that your CPU is supported and that you have the latest BIOS installed in your system.
- 2. Memory support: Make sure that the memory modules are supported by testing the modules using memtest86 or a similar utility.
  - **Note**: Click on the "Tested Memory List" link on the motherboard's product page to see a list of supported memory.
- 3. HDD support: Make sure that all hard disk drives (HDDs) work properly. Replace the bad HDDs with good ones.
- 4. System cooling: Check the system cooling to make sure that all heatsink fans and CPU/ system fans, etc., work properly. Check the hardware monitoring settings in the IPMI to make sure that the CPU and system temperatures are within the normal range. Also check the front panel Overheat LED and make sure that it is not on.
- 5. Adequate power supply: Make sure that the power supply provides adequate power to the system. Make sure that all power connectors are connected. Please refer to our website for more information on the minimum power requirements.
- 6. Proper software support: Make sure that the correct drivers are used.

#### B. If the system becomes unstable before or during OS installation, check the following:

- 1. Source of installation: Make sure that the devices used for installation are working properly, including boot devices such as flash or media drives.
- 2. Cable connection: Check to make sure that all cables are connected and working properly.
- 3. Using the minimum configuration for troubleshooting: Remove all unnecessary components (starting with add-on cards first), and use the minimum configuration (but with the CPU and a memory module installed) to identify the trouble areas. Refer to the steps listed in Section A above for proper troubleshooting procedures.
- 4. Identifying bad components by isolating them: If necessary, remove a component in question from the chassis, and test it in isolation to make sure that it works properly. Replace a bad component with a good one.
- 5. Check and change one component at a time instead of changing several items at the same time. This will help isolate and identify the problem.

6. To find out if a component is good, swap this component with a new one to see if the system will work properly. If so, then the old component is bad. You can also install the component in question in another system. If the new system works, the component is good and the old system has problems.

# 3.2 Technical Support Procedures

Before contacting Technical Support, please take the following steps. Also, please note that as a motherboard manufacturer, Supermicro also sells motherboards through its channels, so it is best to first check with your distributor or reseller for troubleshooting services. They should know of any possible problems with the specific system configuration that was sold to you.

- Please go through the Troubleshooting Procedures and Frequently Asked Questions (FAQ) sections in this chapter or see the FAQs on our website (http://www.supermicro.com/FAQ/index.php) before contacting Technical Support.
- 2. BIOS upgrades can be downloaded from our website (http://www.supermicro.com/ResourceApps/BIOS\_IPMI\_Intel.html).
- 3. If you still cannot resolve the problem, include the following information when contacting Supermicro for technical support:
- · Motherboard model and PCB revision number
- BIOS release date/version (This can be seen on the initial display when your system first boots up.)
- System configuration
- An example of a Technical Support form is on our website at http://www.supermicro.com/ RmaForm/.
- Distributors: For immediate assistance, please have your account number ready when placing a call to our Technical Support department. We can be reached by email at support@supermicro.com.

# 3.3 Frequently Asked Questions

Question: What type of memory does my motherboard support?

**Answer:** The motherboard supports DDR4 ECC 3DS RDIMM/LRDIMM modules. To enhance memory performance, do not mix memory modules of different speeds and sizes. Follow all memory installation instructions given on Chapter 2.4.

Question: How do I update my BIOS?

**Answer:** It is recommended that you do not upgrade your BIOS if you are not experiencing any problems with your system. Updated BIOS files are located on our website at http://www.supermicro.com/ResourceApps/BIOS\_IPMI\_Intel.html. Please check our BIOS warning message and the information on how to update your BIOS on our website. Select your motherboard model and download the BIOS file to your computer. Also, check the current BIOS revision to make sure that it is newer than your BIOS before downloading.

Unzip the BIOS file onto a bootable USB device and then boot into the built-in UEFI Shell and type "flash.nsh <BIOS filename><BMC Username><BMC Password>" to start the BIOS update. The flash script will invoke the SUM (EFI) tool automatically to perform the BIOS update, beginning with uploading the BIOS image to BMC. After uploading the firmware, the system will reboot to continue the process. The BMC will take over and continue the BIOS update in the background. The process will take 3-5 minutes.

**Warning**: Do not shut down or reset the system while updating the BIOS to prevent possible system boot failure! Please read the X12\_AMI\_BIOS\_Upgrade\_README file carefully before you perform the BIOS update.

# 3.4 Battery Removal and Installation

## **Battery Removal**

To remove the onboard battery, follow the steps below:

- 1. Power off your system and unplug your power cable.
- 2. Locate the onboard battery as shown below.
- 3. Using a tool such as a pen or a small screwdriver, push the battery lock outwards to unlock it. Once unlocked, the battery will pop out from the holder.
- 4. Remove the battery.

# **Proper Battery Disposal**

**Warning:** Handle used batteries carefully. Do not damage the battery in any way; a damaged battery may release hazardous materials into the environment. Do not discard a used battery in the garbage or a public landfill. Comply with the regulations set up by your local hazardous waste management agency to dispose of your used battery properly.

# **Battery Installation**

- 1. To install an onboard battery, follow steps 1 and 2 above and continue below:
- 2. Identify the battery's polarity. The positive (+) side should be facing up.
- 3. Insert the battery into the battery holder and push it down until you hear a click to ensure that the battery is securely locked.

**Warning:** When replacing a battery, be sure to only replace it with the same type.



# 3.5 Returning Merchandise for Service

A receipt or copy of your invoice marked with the date of purchase is required before any warranty service will be rendered. You can obtain service by calling your vendor for a Returned Merchandise Authorization (RMA) number. When returning the motherboard to the manufacturer, the RMA number should be prominently displayed on the outside of the shipping carton, and the shipping package is mailed prepaid or hand-carried. Shipping and handling charges will be applied for all orders that must be mailed when service is complete. For faster service, you can also request a RMA authorization online (http://www.supermicro.com/RmaForm/).

This warranty only covers normal consumer use and does not cover damages incurred in shipping or from failure due to the alternation, misuse, abuse or improper maintenance of products.

During the warranty period, contact your distributor first for any product problems.

# **Chapter 4**

## **UEFI BIOS**

# 4.1 Introduction

This chapter describes the AMIBIOS™ Setup utility for the motherboard. The BIOS is stored on a chip and can be easily upgraded using a flash program.



**Note:** Due to periodic changes to the BIOS, some settings may have been added or deleted and might not yet be recorded in this manual. Please refer to the Manual Download area of our website for any changes to the BIOS that may not be reflected in this manual.

# **Starting the Setup Utility**

To enter the BIOS Setup Utility, hit the <Delete> key while the system is booting up. (In most cases, the <Delete> key is used to invoke the BIOS setup screen. There are a few cases when other keys are used, such as <F1>, <F2>, etc.) Each main BIOS menu option is described in this manual.

The Main BIOS screen has two main frames. The left frame displays all the options that can be configured. "Grayed-out" options cannot be configured. The right frame displays the key legend. Above the key legend is an area reserved for a text message. When an option is selected in the left frame, it is highlighted in white. Often a text message will accompany it. (Note that the BIOS has default text messages built in. We retain the option to include, omit, or change any of these text messages.) Settings printed in **Bold** are the default values.

A " ▶" indicates a submenu. Highlighting such an item and pressing the <Enter> key will open the list of settings within that submenu.

The BIOS setup utility uses a key-based navigation system called hot keys. Most of these hot keys (<F1>, <F2>, <F3>, <Enter>, <ESC>, <Arrow> keys, etc.) can be used at any time during the setup navigation process.

# 4.2 Main Setup

When you first enter the AMI BIOS setup utility, you will enter the Main setup screen. You can always return to the Main setup screen by selecting the Main tab on the top of the screen. The Main BIOS setup screen is shown below and the following items will be displayed:



### System Date/System Time

Use this option to change the system date and time. Highlight *System Date* or *System Time* using the arrow keys. Enter new values using the keyboard. Press the <Tab> key or the arrow keys to move between fields. The date must be entered in MM/DD/YYYY format. The time is entered in HH:MM:SS format.

**Note:** The time is in the 24-hour format. For example, 5:30 P.M. appears as 17:30:00. The date's default value is the BIOS build date after RTC reset.

### Supermicro X12SPL-LN4F

#### **BIOS Version**

This feature displays the version of the BIOS ROM used in the system.

#### **Build Date**

This feature displays the date when the version of the BIOS ROM used in the system was built.

# **CPLD Version**

This feature displays the Complex Programmable Logic Device version.

# **Memory Information**

# **Total Memory**

This feature displays the total size of memory available in the system.

## 4.3 Advanced

Use the arrow keys to select the Advanced menu and press <Enter> to access the menu features.



**Warning**: Take caution when changing the Advanced settings. An incorrect value, a very high DRAM frequency, or an incorrect DRAM timing setting may make the system unstable. When this occurs, revert to default manufacturer settings.

#### **▶**Boot Feature

#### **Quiet Boot**

Use this feature to select the screen display between the POST messages and the OEM logo upon boot up. Select Disabled to display the POST messages. Select Enabled to display the OEM logo instead of the normal POST messages. The options are Disabled and **Enabled**.

#### **Option ROM Messages**

Use this feature to set the display mode for the Option ROM. Select Keep Current to display the current AddOn ROM setting. Select Force BIOS to use the Option ROM display set by the system BIOS. The options are **Force BIOS** and Keep Current.

#### **Bootup NumLock State**

Use this feature to set the Power-on state for the <Numlock> key. The options are **On** and Off.

### Wait For "F1" If Error

Use this feature to force the system to wait until the F1 key is pressed if an error occurs. The options are **Disabled** and Enabled.

## **INT19 (Interrupt 19) Trap Response**

Interrupt 19 is the software interrupt that handles the boot disk function. When this feature is set to Immediate, the ROM BIOS of the host adapters will "capture" Interrupt 19 at boot up immediately and allow the drives that are attached to these host adapters to function as bootable disks. If this feature is set to Postponed, the ROM BIOS of the host adapters will not capture Interrupt 19 immediately and allow the drives attached to these adapters to function as bootable devices at boot up. The options are **Immediate** and Postponed.

## **Re-try Boot**

If this feature is enabled, the BIOS automatically reboots the system from a specified boot device after its initial boot failure. The options are **Disabled**, Legacy Boot, and EFI Boot.

## **Power Configuration**

## **Watch Dog Function**

If enabled, the Watch Dog Timer allows the system to reset or generate NMI when it has expired for more than five minutes. The options are **Disabled** and Enabled.

\*If the feature above is set to Enabled, Watch Dog Action is available for configuration:

## **Watch Dog Action**

Use this feature to reset the system or generate NMI. The options are **Reset** and NMI.

#### **Restore on AC Power Loss**

Use this feature to set the power state after a power outage. Select Stay Off for the system power to remain off after a power loss. Select Power On for the system power to be turned on after a power loss. Select Last State to allow the system to resume its last power state before a power loss. The options are Stay Off, Power On, and **Last State**.

#### **Power Button Function**

This feature controls how the system shuts down when the power button is pressed. Select 4 Seconds Override for you to power off the system after pressing and holding the power button for four seconds or longer. Select Instant Off to instantly power off the system as soon as you press the power button. The options are **Instant Off** and 4 Seconds Override.

## **▶**CPU Configuration

The following CPU information is displayed:

- Processor BSP Revision
- Processor Socket
- Processor ID
- Processor Frequency
- Processor Max Ratio
- Processor Min Ratio
- Microcode Revision
- L1 Cache RAM (Per Core)
- L2 Cache RAM (Per Core)
- L3 Cache RAM (Per Package)
- Processor 0 Version

## **▶**CPU1 Core Disable Bitmap

## **CPU1 Core Disable Bitmap**

#### **Core Disable Bitmap(Hex)**

Select 0 to enable all cores or FFFFFFFFF to disable all cores. One core must be enabled.

## Hyper-Threading (ALL)

Select Enable to support Intel Hyper-hreading Technology to enhance CPU performance. The options are Disable and **Enable**.

#### **Hardware Prefetcher**

If set to Enable, the hardware prefetcher prefetches streams of data and instructions from the main memory to the L2 cache to improve CPU performance. The options are **Enable** and Disable.

## **Adjacent Cache Prefetch**

The CPU prefetches the cache line for 64 bytes if this feature is set to Disabled. The CPU prefetches both cache lines for 128 bytes as comprised if this feature is set to Enable. The options are **Enable** and Disable.

## DCU Streamer Prefetcher (Available when supported by the CPU)

Select Enable to enable the Data Cache Unit (DCU) Streamer Prefetcher, which streams and prefetches data and sends it to the Level 1 data cache to improve data processing and system performance. The options are **Enable** and Disable.

## DCU IP Prefetcher (Available when supported by the CPU)

Select Enable for Data Cache Unit (DCU) IP Prefetcher support, which prefetches IP addresses to improve network connectivity and system performance. The options are **Enable** and Disable.

#### **LLC Prefetch**

If set to Enable, the hardware prefetcher prefetches streams of data and instructions from the main memory to the L3 cache to improve CPU performance. The options are Disable and **Enable**.

#### **Extended APIC**

Select Enable to activate Advanced Programmable Interrupt Controller (APIC) support. The options are **Disable** and Enable.

#### **VMX**

Use this feature to enable or disable Vanderpool Technology. The options are Disable and **Enable**.

#### **Enable SMX**

Use this feature to enable or disable Safer Mode Extensions. The options are **Disable** and Enable.

#### **PPIN Control**

Select Unlock/Enable to use the Protected Processor Inventory Number (PPIN) in the system. The options are Unlock/Disable and **Unlock/Enable**.

#### **AES-NI**

Select Enable to use the Intel Advanced Encryption Standard (AES) New Instructions (NI) to ensure data security. The options are Disable and **Enable**.

## TME, TME-MT, TDX

#### Total Memory Encryption (TME)

Use this feature to enable or disable Total Memory Encryption. The options are Disabled and **Enabled**.

\*If the feature above is set to Enabled, the next five features are displayed:

## **Total Memory Encryption Multi-Tenant (TME-MT)**

Use this feature to enable or disable Total Memory Encryption - Multi-Tenant. The options are **Disabled** and Enabled.

Max TME-MT Keys

**Software Guard Extension (SGX)** 

**SGX Factory Reset** 

SW Guard Extensions (SGX)

SGX Package Into In-Band Access

#### Limit CPU PA to 46 Bits

Use this feature to limit the CPU physical address to 46 bits to support older hyper-v. The options are Disable and **Enable**.

\*If the feature above is set to Enable, the Total Memory Encryption Multi-Tenant (TME-NT) feature above is available for configuration.

## ► Advanced Power Management Configuration

## **Power Technology**

Use this feature to enable or disable processor power management features. The options are Disable, Energy Efficient, and **Custom**.

## **Power Performance Tuning**

Use this feature to select whether the BIOS or the operating system chooses energy performance tuning. The options are **OS Controls EPB** and BIOS Controls EPB.

\*If the feature above is set to BIOS Controls EPB, the next feature is available for configuration:

## **ENERGY\_PERF\_BIAS CFG Mode**

Use this feature to set the energy performance bias. The options are Maximum Performance, Performance, Balanced Performance, Balanced Power, and Power.

## ► CPU P State Control

## SpeedStep (Pstates)

Intel SpeedStep Technology allows the system to automatically adjust processor voltage and core frequency to reduce power consumption and heat dissipation. The options are Disable and **Enable**.

## **Dynamic SST-PP**

Use this feature to enable or disable Intel Speed Select Technology Performance Profile (SST-PP). The options are **Disable** and Enable.

#### Intel SST-PP

Use this feature to select the base frequency conditions for SST-PP. The options are **Base**, Config 3, and Config 4.

#### **Activate SST-BF**

Use this feature to enable or disable Intel Speed Select Technology Base Frequency. The options are **Disable** and Enable.

\*If the feature above is set to Enable, the next feature is available for configuration:

## Configure SST-BF

Enable this feature for the BIOS to configure the SST-BF High Priority Cores so the software does not configure it. The options are Disable and **Enable**.

## **EIST PSD Funtion**

This feature allows you to choose between Hardware and Software to control the processor's frequency and performance (P-state). In HW\_ALL mode, the processor hardware is responsible for coordinating the P-state, and the OS is responsible for keeping the P-state request up to date on all Logical Processors. In SW\_ALL mode, the OS Power Manager is responsible for coordinating the P-state, and must initiate the transition on all Logical Processors. In SW\_ANY mode, the OS Power Manager is responsible for coordinating the P-state and may initiate the transition on any Logical Processors. The options are **HW\_ALL** and SW ALL.

#### **Turbo Mode**

This feature enables dynamic control of the processor, allowing it to run above stock frequency. The options are Disable and **Enable**.

## **CPU Flex Ratio Override**

Use this feature to enable or disable CPU Flex Ratio Prgoramming. The options are **Disable** and Enable.

If the feature above is set to Enable, the next feature is available for configuration:

#### **CPU Core Flex Ratio**

Use this feature to set the non-turbo mode processor core ratio multiplier. The default value is 23.

#### ► Hardware PM State Control

#### **Hardware P-States**

This setting allows you to select between OS and hardware-controlled P-states. Selecting Native Mode allows the OS to choose a P-state. Selecting Out of Band Mode allows the hardware to autonomously choose a P-state without OS guidance. Selecting Native Mode with No Legacy Support functions as Native Mode with no support for older hardware. The options are **Disable**, Native Mode, Out of Band Mode, and Native Mode with No Legacy Support.

## ► Frequency Prioritization

#### **RAPL Prioritization**

Use this feature to enable the RAPL balancer. The options are Enable and Disable.

### ► CPU C State Control

#### **Enable Monitor MWAIT**

Select Enabled to enable the Monitor/Mwait instructions. The Monitor instructions monitors a region of memory for writes, and MWait instructions instruct the CPU to stop until the monitored region begins to write. The options are Disable and **Enable**.

## CPU C6 Report

Select Enable to allow the BIOS to report the CPU C6 State (ACPI C3) to the operating system. During the CPU C6 State, the power to all cache is turned off. The options are Disable, Enable, and **Auto**.

#### Enhanced Halt State (C1E)

Select Enable to use Enhanced Halt State technology, which significantly reduces the CPU's power consumption by reducing its clock cycle and voltage during a Halt-state. The options are Disable and **Enable**.

## ► Package C State Control

#### Package C State

This feature allows you to set the limit on the C State package register. The options are C0/C1 state, C2 state, C6(non Retention) state, and **Auto**.

## ► CPU T State Control

#### **Software Controlled T-States**

Use this feature to enable Software Controlled T-States. The options are **Disable** and Enable.

If the feature above is set to Enable, the next feature is available for configuration:

#### T-State Throttle Level

Use this feature to enable or disable CPU throttling, which reduces power consumption. The options are **Disable**, 6.25%, 12.5%, 18.75%, 25.0%, 31.25%, 37.5%, 43.75%, 50.0%, 56.25%, 62.5%, 68.75%, 75.0%, 81.25%, 87.5%, and 93.75%.

# **▶**Chipset Configuration

**Warning:** Setting the wrong values in the following features may cause the system to malfunction.

## ► North Bridge

## **▶** Uncore Configuration

## **Uncore Configuration**

- Number of CPU
- Number of IIO
- Current UPI Link Speed
- Current UPI Link Frequency
- Global MMIO Low Base / Limit
- Global MMIO High Base / Limit
- PCle Configuration Base / Size

## **Degrade Precedence**

Use this feature to set degrade precedence when system settings are in conflict. Select Topology Precedence to degrade Features. Select Feature Precedence to degrade Topology. The options are **Topology Precedence** and Feature Precedence.

## Link L0p Enable

Select Enable for the QPI to enter the L0p state for power saving. The options are **Disable**, Enable, and Auto.

#### Link L1 Enable

Select Enable for the QPI to enter the L1 state for power saving. The options are **Disable**, Enable, and Auto.

#### **XPT Remote Prefetch**

Use this feature to enable or disable Extended Prediction Table (XPT) Remote Prefetch. The options are Disable, Enable, and **Auto**.

#### **KTI Prefetch**

If this feature is enabled, the KTI Prefetcher preloads the L1 cache with data deemed relevant to allow the memory read to start earlier on a DDR bus in an effort to reduce latency. The options are Disable, Enable, and **Auto**.

#### Local/Remote Threshold

Use this feature to set the threshold for the IRQ signals that handle hardware interruptions. The options are Dsiable, **Auto**, Low, Medium, and High.

### IO Directory Cache (IODC)

IO Directory Cache is an 8-entry cache that stores the directory state of remote IIO writes and memory lookups, and saves directory updates. Use this feature to lower cache to cache (C2C) transfer latencies. The options are Disable, **Auto**, Enable for Remote InvItoM Hybrid Push, InvItoM AllocFlow, Enable for Remote InvItoM Hybrid AllocNonAlloc, and Enable for Remote InvItoM and Remote WViLF.

### SNC (Sub NUMA)

Use this feature to enable or disable Sub NUMA Clustering. Disable this feature to support 1-cluster and enable to support 2-clusters. The options are **Disable** and Enable SNC2 (2-clusters).

#### **XPT Prefetch**

Use this feature to enable or disable XPT Prefetch support, which allows an LLC request to be duplicated and sent to an appropriate memory controller based on the recent LLC history to reduce latency. The options are Disable, Enable, and **Auto**.

#### **Snoop Throttle Configuration**

Use this feature to select the level of snoop throttle setting. The options are Disabled, Low, Medium, High, and **Auto**.

## PCIe Remote P2P Relaxed Ordering

Enable peer-to-peer relaxed ordering to optimize system performance. The options are **Disable** and Enable.

#### Stale AtoS

Use this feature to enable or disable Stale A to S optimization. There are three states in the in-memory directory: invalid (I), snoopAll (A), and shared (S). Data in the I state is clean and does not exist in other sockets. Data in the A state may exist in another exclusive or modified socket. Data in the S state is clean and may be shared across one or more sockets. The options are Disable, Enable, and **Auto**.

#### LLC Dead Line Alloc

Select Enable to opportunistically fill dead lines in the LLC. Select Disable to never fill dead lines in LLC. The options are Disable, **Enable**, and Auto.

## **►**Memory Configuration

#### **STEP DRAM Test**

Use this feature to enable or disable the Samsung TestBIOS Enhanced PPR (STEP) function. The options are Enable and **Disable**.

If the feature above is set to Enable, the next feature is available for configuration:

## **Operation Mode**

Select the test mode for STEP DRAM. The options are Test Only and **Test and Repair**.

#### **Enforce POR**

Select POR (Plan of Record) to enforce POR restrictions on DDR4 frequency and voltage programming. The options are **POR** and Disable.

## **PPR Type**

Use this feature to select the Post Package Repair (PPR) type. The options are PPR Disabled, **Hard PPR**, and Soft PPR.

## **Memory Frequency**

Use this feature to set the maximum memory frequency for onboard memory modules. The options are **Auto**, 2133, 2200, 2400, 2600, 2666, 2800, 2933, 3000, and 3200.

#### Data Scrambling for DDR4

Use this feature to enable or disable data scrambling for DDR4 memory. The options are Disable and **Enable**.

### 2x Refresh Enable

Use this feature to enable 2x memory refresh support to enhance memory performance. The options are **Auto**, Disable, and Enable.

## ► Memory Topology

This feature displays the information of memory modules detected by the BIOS.

## ► Memory RAS Configuration Setup

## **Enabled Pcode WA for SAI PG**

Use this feature to enable Pcode Work Around for SAI Policy group for A Step. The options are **Disabled** and Enabled.

#### Mirror Mode

This feature allows memory to be mirrored between two channels, providing 100% redundancy. The options are **Disable**, Full Mirror Mode, and Partial Mirror Mode.

#### **UEFI ARM Mirror**

This feature allows the system to imitate the bahavior of the UEFI based Address Range Mirror with setup option. The options are **Disabled** and Enabled.

## **Correctable Error Threshold**

Use this feature to specify the threshold value for correctable memory-error logging, which sets a limit on the maximum number of events that can be logged in the memory error log at a given time. The default setting is **512**.

## Partial Cache Line Sparing PCLS

Use this feature to enable or disable Partial Cache Line Sparing (PCLS). The options are Disabled and **Enabled**.

## **ADDDC Sparing**

Adaptive Double Device Data Correction (ADDDC) Sparing detects when the predetermined threshold for correctable errors is reached, copying the contents of the failing DIMM to spare memory. The failing DIMM or memory rank is disabled. The options are Disabled and **Enabled**.

#### **Patrol Scrub**

Patrol Scrubbing is a process that allows the CPU to correct correctable memory errors detected on a memory module and send the correction to the requestor (the original source). When this item is set to Enable, the IO hub reads and writes back one cache line every 16 K cycles if there is no delay caused by internal processing. By using this method, roughly 64 GB of memory behind the IO hub is scrubbed every day. The options are Disabled, Enabled, and **Enable at End of POST**.

## ►IIO Configuration

## **▶**CPU Configuration

## IOU0/1/3/4 (IIO PCIe Port 1/2/4/5)

Use this feature to configure the PCle port Bifurcation setting for PCle port. The options are **Auto**, x4x4x4x4, x4x4x8, x8x4x4, x8x8, and x16.

\*For detailed slot bifurcation mapping, refer to the system block diagram in chapter 1.

```
► CPU SLOT6 PCIe 4.0 X16

► CPU SLOT3 PCIe 3.0 X8

► CPU SLOT4 PCIe 4.0 x8 (IN X16)

► CPU SLOT2 PCIe 3.0 X8

► CPU SLOT1 PCIe 3.0 X8

► CPU SLOT7 PCIe 4.0 X8

► CPU SLOT5 PCIe 4.0 X8
```

#### Link Speed

Use this feature to select the link speed for the PCIe port. The options are **Auto**, Gen 1 (2.5 GT/s), Gen 2 (5 GT/s), Gen 3 (8 GT/s), and Gen 4 (16 GT/s).

The following information is displayed:

- PCle Port Link Status
- PCIe Port Link Max
- PCIe Port Link Speed

## PCIe Port Max Payload Size

Selecting **Auto** for this feature enables the motherboard to automatically detect the maximum Transaction Layer Packet (TLP) size for the connected PCIe device, allowing for maximum I/O efficiency. Selecting 128B or 256B designates maximum packet size of 128 or 256. The options are 128B, 256B, 512B, and **Auto**.

## **►IOAT Configuration**

#### **Disable TPH**

Transparent Huge Pages (TPH) is a Linux memory management system that enables communication in larger blocks (pages). Enabling this feature increases performance. The options are **No** and Yes.

\*If the feature above is set to No, the feature below is available for configuration:

#### **Prioritize TPH**

Use this feature to enable Prioritize TPH support. The options are Enable and **Disable**.

## **Relaxed Ordering**

Select Yes to enable Relaxed Ordering support, which allows certain transactions to violate the strict-ordering rules of PCI bus for a transaction to be completed prior to other transactions that have already been enqueued. The options are **No** and Yes.

## ►Intel(R) for Directed I/O (VT-d)

## Intel® VT for Directed I/O (VT-d)

Select Enable to use Intel Virtualization Technology for Direct I/O VT-d support by reporting the I/O device assignments to the Virtual Machine Monitor (VMM) through the DMAR ACPI tables. This feature offers fully-protected I/O resource sharing across Intel platforms, providing greater reliability, security and availability in networking and data sharing. The options are **Enable** and Disable.

#### **ACS Control**

Select Enable to program Access Control Services (ACS) to the chipset PCle root port bridge. Select No to program ACS to all PCle root port bridges. The options are **Enable** and Disable.

#### Interrupt Remapping

Use this feature to enable Interrupt Remapping support, which detects and controls external interrupt requests. The options are **Auto**, Enable, and Disable.

## ►Intel(R) VMD Technology

## ►Intel(R) VMD Technology

## Intel® VMD Technology

#### **NVMe Mode Switch**

Use this feature to select the NVMe mode. The options are Manual, VMD, and **Auto**.

\*If the feature above is set to Manual, the following features are available for configuration:

## ►Intel(R) VMD for Volume Management Device on CPU1

## **VMD Config for PCH ports**

#### **Enable/Disable VMD**

Use this feature to enable or disable the volume management device for this stack. The options are **Disable** and Enable.

\*If the feature above is set to Enable, the following feature is available for configuration:

#### M.2-H VMD

Use this feature to enable or disable hot plug for this port. The options are Disable and **Enable**.

## VMD Config for IOU 0

#### Enable/Disable VMD

Use this feature to enable or disable the volume management device for this stack. The options are **Disable** and Enable.

If the feature above is set to Enable, the following features are available for configuration:

#### CPU SLOT6 PCIe 4.0 X16 VMD

Use this feature to enable or disable VMD technology for this port. The options are **Disable** and Enable.

## **Hot Plug Capable**

Use this feature to enable or disable hot plug for this port. The options are **Disable** and Enable.

## VMD Config for IOU 1

#### **Enable/Disable VMD**

Use this feature to enable or disable the volume management device for this stack. The options are **Disable** and Enable.

\*If the feature above is set to Enable, the following features are available for configuration:

## CPU SLOT3 PCIe 3.0 X8 VMD

Use this feature to enable or disable VMD technology for this port. The options are **Disable** and Enable.

## CPU SLOT4 PCIe 4.0 X8 (IN X16) VMD

Use this feature to enable or disable VMD technology for this port. The options are **Disable** and Enable.

## **Hot Plug Capable**

Use this feature to enable or disable hot plug for this port. The options are **Disable** and Enable.

## VMD Config for IOU 3

## **Enable/Disable VMD**

Use this feature to enable or disable the volume management device for this stack. The options are **Disable** and Enable.

If the feature above is set to Enable, the following features are available for configuration:

### CPU SLOT2 PCIe 3.0 X8 VMD

Use this feature to enable or disable VMD technology for this port. The options are **Disable** and Enable.

## CPU SLOT1 PCIe 3.0 X8 VMD

Use this feature to enable or disable VMD technology for this port. The options are **Disable** and Enable.

## **Hot Plug Capable**

Use this feature to enable or disable hot plug for this port. The options are **Disable** and Enable.

## VMD Config for IOU 4

#### **Enable/Disable VMD**

Use this feature to enable or disable the volume management device for this stack. The options are **Disable** and Enable.

If the feature above is set to Enable, the following features are available for configuration:

## CPU SLOT7 PCIe 4.0 X8 VMD

Use this feature to enable or disable VMD technology for this port. The options are **Disable** and Enable.

#### CPU SLOT5 PCIe 4.0 X8 VMD

Use this feature to enable or disable VMD technology for this port. The options are **Disable** and Enable.

## **Hot Plug Capable**

Use this feature to enable or disable hot plug for this port. The options are **Disable** and Enable.

## PCIe ASPM Support (Global)

Use this feature to enable or disable ASPM support for all donwstream devices. The options are **Disable** and Auto.

## **IIO eDPC Support**

Use this feature to enable or disable IIO enhanced DPC support. The options are **Disable**, On Fatal Error, and On Fatal and Non-Fatal Errors.

\*If the feature above is set to On Fatal Error or On Fatal and Non-Fatal Errors, the next two features are available for configuration:

## **IIO eDPC Interrupt**

Use this feature to enable or disable IIO enhanced DPC interrupt. The options are Disable and **Enable**.

## IIO eDPC ERR\_COR Message

Use this feature to enable or disable IIO enhanced DPC error correction message. The options are Disable and **Enable**.

## **▶** South Bridge

The following USB information is displayed:

- USB Module Version
- USB Devices

## **Legacy USB Support**

This feature enables support for USB 2.0 and older. The options are **Enabled**, Disabled, and Auto.

#### **XHCI Hand-off**

When this feature is disabled, the motherboard will not support USB 3.0. The options are **Enabled** and Disabled.

#### Port 60/64 Emulation

This feature allows legacy I/O support for USB devices like mice and keyboards. The options are **Disabled** and Enabled.

## **PCIe PLL SSC**

Use this feature to enable or disable PCIe PLL SSC. The options are **Disabled** and Enabled.

#### Port 61h Bit-4 Emulation

Select Enabled to enable the emulation of Port 61h bit-4 toggling in System Management Mode (SMM). The options are **Disabled** and Enabled.

## **▶**Server ME Information

The following General ME Configuration is displayed:

- General ME Configuration
- Oper. Firmware Version
- Backup Firmware Version
- Recovery Firmware Version
- ME Firmware Status #1
- ME Firmware Status #2
- Current State
- Error Code

## **▶**PCH SATA Configuration

#### **SATA Controller**

This feature enables or disables the onboard SATA controller supported by the Intel PCH chip. The options are Disable and **Enable**.

## Configure SATA as

Select AHCI to configure an sSATA drive specified as an AHCI drive. Select RAID to configure an sSATA drive specified as a RAID drive. The options are **AHCI** and RAID.

\*If the feature above is set to RAID, the SATA RSTe Boot Info and SATA RAID Option ROM/UEFI Driver are available for configuration:

#### **SATA RSTe Boot Info**

Select Enable to provide full int13h support for the devices attached to sSATA controller. The options are Disable and **Enable**.

## **Support Aggressive Link Power Management**

When this feature is set to Enable, the SATA AHCI controller manages the power usage of the SATA link. The controller puts the link in a low power mode during extended periods of I/O inactivity, and returns the link to an active state when I/O activity resumes. The options are **Disable** and Enable.

### SATA RAID Option ROM/UEFI Driver

Select UEFI to load the EFI driver for system boot. Select Legacy to load a legacy driver for system boot. The options are Disable, EFI, and **Legacy**.

## SATA Port 0-7

This feature displays the information detected on the installed SATA drive on the particular SATA port.

Software Preserve Support

## SATA Port 0-7 Hot Plug

Set this feature to Enable for hot plug support, which allows you to replace a SATA drive without shutting down the system. The options are Disable and **Enable**.

## SATA Port 0-7 Spin Up Device

Set this feature to enable or disable the PCH to initialize the device. The options are **Disable** and Enable.

## SATA Port 0-7 SATA Device Type

Use this feature to specify if the SATA port specified should be connected to a Solid State Drive or a Hard Disk Drive. The options are **Hard Disk Drive** and Solid State Drive.

## **▶**PCH sSATA Configuration

#### sSATA Controller

This feature enables or disables the onboard SATA controller supported by the Intel PCH chip. The options are **Enable** and Disable.

## Configure sSATA as

Select AHCI to configure an sSATA drive specified as an AHCI drive. Select RAID to configure an sSATA drive specified as a RAID drive. The options are **AHCI** and RAID.

\*If the feature above is set to RAID, the sSATA RSTe Boot Info and sSATA RAID Option ROM/UEFI Driver are available for configuration:

#### sSATA RSTe Boot Info

Select Enable to provide full int13h support for the devices attached to sSATA controller. The options are Disable and **Enable**.

## **Support Aggressive Link Power Management**

When this feature is set to Enable, the SATA AHCI controller manages the power usage of the SATA link. The controller puts the link in a low power mode during extended periods of I/O inactivity, and returns the link to an active state when I/O activity resumes. The options are **Disable** and Enable.

## sSATA RAID Option ROM/UEFI Driver

Select UEFI to load the EFI driver for system boot. Select Legacy to load a legacy driver for system boot. The options are Disable, **EFI**, and Legacy.

## sSATA Port 0-2

This feature displays the information detected on the installed SATA drive on the particular SATA port.

• Software Preserve Support

## sSATA Port 0-2 Hot Plug

Set this feature to Enable for hot plug support, which allows you to replace a SATA drive without shutting down the system. The options are Disabled and **Enabled**.

#### sSATA Port 0-2 Spin Up Device

Set this feature to enable or disable the PCH to initialize the device. The options are **Disabled** and Enabled.

## sSATA Port 0-2 SATA Device Type

Use this feature to specify if the SATA port specified should be connected to a Solid State Drive or a Hard Disk Drive. The options are **Hard Disk Drive** and Solid State Drive.

## **▶** Network Configuration

#### **Network Stack**

Select Enabled to enable Preboot Execution Environment (PXE) or Unified Extensible Firmware Interface (UEFI) for network stack support. The options are Disabled and **Enabled**.

## **IPv4 PXE Support**

Select Enabled to enable IPv4 PXE boot support. The options are Disabled and Enabled.

## **IPv4 HTTP Support**

Select Enabled to enable IPv4 HTTP boot support. The options are **Disabled** and Enabled.

## **IPv6 PXE Support**

Select Enabled to enable IPv6 PXE boot support. The options are Disabled and **Enabled**.

## **IPv6 HTTP Support**

Select Enabled to enable IPv6 HTTP boot support. The options are **Disabled** and Enabled.

#### **PXE Boot Wait Time**

Use this option to specify the wait time to press the ESC key to abort the PXE boot. Press "+" or "-" on your keyboard to change the value. The default setting is **0**.

#### **Media Detect Count**

Use this option to specify the number of times media is checked. Press "+" or "-" on your keyboard to change the value. The default setting is 1.

## Configured

Use this feature to indicate whether the network address is configured successfully or not. The options or **Disabled** and Enabled.

#### Save Changes and Exit

Select this feature to save the changes for the features above and exit.

## ► Enter Configuration Menu

**Interface Name** 

**Interface Type** 

**MAC Address** 

Host addresses

Route Table

**Gateway addresses** 

**DNS** addresses

#### Interface ID

Use this feature to set the 64-bit alternative interface ID for the device.

#### **DAD Transmit Count**

If this set feature is set to 0, the Duplication Address Detection is not performed. Set the value to a preferred selection.

## **Policy**

Use this feature to set the policy to automatic or manual. The options or **automatic** and manual.

## Save Changes and Exit

Select this feature to save the changes for the features above and exit.

# **►KMIP Server Configuration**

## **KMIP Server IP address**

Enter the IP4 address in dotted-decimal notation (e.g., 255.255.255.255).

#### **KMIP TCP Port number**

Enter the KMIP TCP port number (from 100 to 9999) The default is **5696**.

## **TimeZone**

Use this feature to select the current time zone.

## **TCG Nvme KMS Policy**

Use this feature to select the Trusted Computing Group (TCG) NVMe KMS policy. The options are Normal Unlock, **Do Nothing**, Reset All Devices Deleted Key Id List.

## TCG Nvme KMS Status Retry Time

Use this feature to select the number of attempts of test connections to the Key Management Server. The options are 0 - 300 seconds and the default is **60**.

#### **Client UserName**

Press Enter to create a client username.

#### Client Password

Press Enter to create a client username password.

### **KMS TLS Certificate**

## **▶**CA Certificate

Use this feature to enroll factory defaults or load the CA certificates from a file. The options are **Update**, Delete, and Export.

## **►**Client Certificate

Use this feature to enroll factory defaults or load the client certificates from a file. The options are **Update**, Delete, and Export.

## ► Client Private Key

Use this feature to enroll factory defaults or load the client private key from a file. The options are **Update**, Delete, and Export.

# **▶**PCle/PCl/PnP Configuration

#### **PCI Bus Driver Version**

## **PCI Devices Common Settings:**

## Above 4G Decoding (Available if the system supports 64-bit PCI decoding)

Select Enabled to decode a PCI device that supports 64-bit in the space above 4G Address. The options are Disabled and **Enabled**.

## **SR-IOV Support**

Use this feature to enable or disable Single Root IO Virtualization Support. The options are Disabled and **Enabled**.

## **ARI Support**

Use this feature to enable or disable ARI support. The options are Disabled and Enabled.

#### **Bus Master Enable**

Use this feature to enable the Bus Master, which enables the Bus Master Attribute for DMA transaction. The options are Disabled and **Enabled**.

## **Consistent Device Name Support**

Use this feature to enable ACPI\_DSM device name support for onboard devices and slots. The options are **Disabled** and Enabled.

## **MMIO High Base**

Use this feature to select the base memory size according to memory-address mapping for the IO hub. The options are 56T, 40T, 32T, 24T, 16T, 4T, 2T, 1T, and 512 G.

## **MMIO High Granularity Size**

Use this feature to select the high memory size according to memory-address mapping for the IO hub. The options are 1G, 4G, 16G, **64G**, 256G, and 1024G.

## **Maximum Read Request**

Use this item to select the Maximum Read Request size of the PCIe device, or select Auto to allow the System BIOS to determine the value. The options are **Auto**, 128 Bytes, 256 Bytes, 512 Bytes, 1024 Bytes, 2048 Bytes, and 4096 Bytes.

#### **MMCFG Base**

Use this feature to select the low base address for PCIe adapters to increase base memory. The options are 1G, 1.5G, 1.75G, 2G, 2.25G, 3G, and **Auto**.

#### **NVMe Firmware Source**

The feature determines which type of NVMe firmware should be used in your system. The options are **Vendor Defined Firmware** and AMI Native Support.

## **VGA Priority**

Use this feature to select VGA priority when multiple VGA devices are detected. Select Onboard to give priority to your onboard video device. Select Offboard to give priority to your graphics card. The options are **Onboard** and Offboard.

## **Onboard Video Option ROM**

Use this feature to select which firmware function to be loaded for LAN1 used for system boot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

### CPU SLOT1 PCIe 3.0 X8 OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

#### CPU SLOT2 PCIe 3.0 X8 OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

## CPU SLOT3 PCIe 3.0 X8 OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

### CPU SLOT4 PCIe 4.0 X8 (IN X16) OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

## CPU SLOT5 PCIe 4.0 X8 OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

#### CPU SLOT6 PCIe 4.0 X16 OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

#### CPU SLOT7 PCIe 4.0 X8 OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

#### M.2-H OPROM

Use this feature to select which firmware type to be loaded for the add-on card in this slot. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

## **Onboard LAN1 Option ROM**

Use this feature to select a desired firmware function to be loaded for onboard LAN1. The options are Disabled and **Legacy** (if the Boot Mode Select feature under the Boot tab is set to Legacy), Disabled and **EFI** (if the Boot Mode Select feature under the Boot tab is set to UEFI), and Disabled, Legacy, and **EFI** (if the Boot Mode Select feature under the Boot tab is set to Dual).

# ► Super IO Configuration

The following Super IO information is displayed:

• Super IO Chip AST2600

## ► Serial Port 1 Configuration

This submenu allows you to configure the settings of Serial Port 1.

#### **Serial Port 1**

Select Enabled to enable the selected onboard serial port. The options are Disabled and **Enabled**.

## **Device Settings**

This feature displays the status of the serial port.

## **Change Settings**

This feature specifies the base I/O port address and the Interrupt Request address of the serial port. Select Auto to allow the BIOS to automatically assign the base I/O and IRQ address. The options are **Auto**, (IO=3F8h; IRQ=4;), (IO=2F8h; IRQ=4;), (IO=3E8h; IRQ=4;), and (IO=2E8h; IRQ=4;).

## **▶**SOL Configuration

This submenu allows you to configure the settings of Serial Port 2.

#### **Serial Port 2**

Select Enabled to enable the selected onboard serial port. The options are Disabled and **Enabled**.

## **Device Settings**

This feature displays the status of the serial port.

## **Change Settings**

This feature specifies the base I/O port address and the Interrupt Request address of the serial port. Select Auto to allow the BIOS to automatically assign the base I/O and IRQ address. The options are **Auto**, (IO=3F8h; IRQ=3;), (IO=2F8h; IRQ=3;), (IO=3E8h; IRQ=3;), and (IO=2E8h; IRQ=3;).

## Serial Port 2 Attribute (Available for Serial Port 2 only)

Select SOL to use COM Port 2 as a Serial Over LAN (SOL) port for console redirection. The options are **SOL** and COM.

## ► Serial Port Console Configuration

#### **COM1 Console Redirection**

Select Enabled to enable console redirection support for the serial port. The options are Enabled and **Disabled**.

\*If the feature above is set to Enabled, the following features are available for configuration:

# ► COM1 Console Redirection Settings

Use this feature to specify how the host computer exchanges data with the client computer, which is the remote computer used by the user.

## **Terminal Type**

This feature allows you to select the target terminal emulation type for Console Redirection. Select VT100 to use the ASCII Character set. Select VT100+ to add color and function key support. Select ANSI to use the Extended ASCII Character Set. Select VT-UTF8 to use UTF8 encoding to map Unicode characters into one or more bytes. The options are VT100, VT100+, VT-UTF8, and ANSI.

#### Bits Per Second

Use this feature to set the transmission speed for a serial port used in Console Redirection. Make sure that the same speed is used in the host computer and the client computer. A lower transmission speed may be required for long and busy lines. The options are 9600, 19200, 38400, 57600 and **115200** (bits per second).

#### **Data Bits**

Use this feature to set the data transmission size for Console Redirection. The options are 7 Bits and 8 Bits.

## **Parity**

A parity bit can be sent along with regular data bits to detect data transmission errors. Select Even if the parity bit is set to 0, and the number of 1's in data bits is even. Select Odd if the parity bit is set to 0, and the number of 1's in data bits is odd. Select None if you do not want to send a parity bit with your data bits in transmission. Select Mark to add a mark as a parity bit to be sent along with the data bits. Select Space to add a Space as a parity bit to be sent with your data bits. The options are **None**, Even, Odd, Mark, and Space.

## **Stop Bits**

A stop bit indicates the end of a serial data packet. Select 1 Stop Bit for standard serial data communication. Select 2 Stop Bits if slower devices are used. The options are **1** and 2.

#### Flow Control

Use this feature to set the flow control for Console Redirection to prevent data loss caused by buffer overflow. Send a "Stop" signal to stop sending data when the receiving buffer is full. Send a "Start" signal to start sending data when the receiving buffer is empty. The options are **None** and Hardware RTS/CTS.

## **VT-UTF8 Combo Key Support**

Select Enabled to enable VT-UTF8 Combination Key support for ANSI/VT100 terminals. The options are Disabled and **Enabled**.

#### **Recorder Mode**

Select Enabled to capture the data displayed on a terminal and send it as text messages to a remote server. The options are **Disabled** and Enabled.

## Resolution 100x31

Select Enabled for extended-terminal resolution support. The options are Disabled and **Enabled**.

## **Legacy OS Redirection Resolution**

Use this feature to select the number of rows and columns used in Console Redirection for legacy OS support. The options are **80x24** and 80x25.

## **Putty KeyPad**

This feature selects the settings for Function Keys and KeyPad used for Putty, which is a terminal emulator designed for the Windows OS. The options are **VT100**, LINUX, XTERMR6, SC0, ESCN, and VT400.

#### **Redirection After BIOS POST**

Use this feature to enable or disable legacy console redirection after BIOS POST. When set to Bootloader, legacy console redirection is disabled before booting the OS. When set to Always Enable, legacy console redirection remains enabled when booting the OS. The options are **Always Enable** and Bootloader.

#### **SOL Console Redirection**

Select Enabled to use the SOL port for Console Redirection. The options are Disabled and **Enabled.** 

\*If the feature above is set to Enabled, the following features are available for configuration:

## **▶**SOL Console Redirection Settings

Use this feature to specify how the host computer exchanges data with the client computer, which is the remote computer used by the user.

## **Terminal Type**

Use this feature to select the target terminal emulation type for Console Redirection. Select VT100 to use the ASCII Character set. Select VT100+ to add color and function key support. Select ANSI to use the Extended ASCII Character Set. Select VT-UTF8 to use UTF8 encoding to map Unicode characters into one or more bytes. The options are ANSI, VT100, VT100+, and VT-UTF8.

#### Bits Per Second

Use this feature to set the transmission speed for a serial port used in Console Redirection. Make sure that the same speed is used in the host computer and the client computer. A lower transmission speed may be required for long and busy lines. The options are 9600, 19200, 38400, 57600, and **115200** (bits per second).

#### **Data Bits**

Use this feature to set the data transmission size for Console Redirection. The options are 7 Bits and 8 Bits.

## **Parity**

A parity bit can be sent along with regular data bits to detect data transmission errors. Select Even if the parity bit is set to 0, and the number of 1's in data bits is even. Select Odd if the parity bit is set to 0, and the number of 1's in data bits is odd. Select None if you do not want to send a parity bit with your data bits in transmission. Select Mark to add a mark as a parity bit to be sent along with the data bits. Select Space to add a Space as a parity bit to be sent with your data bits. The options are **None**, Even, Odd, Mark and Space.

## **Stop Bits**

A stop bit indicates the end of a serial data packet. Select 1 Stop Bit for standard serial data communication. Select 2 Stop Bits if slower devices are used. The options are **1** and 2.

#### Flow Control

Use this feature to set the flow control for Console Redirection to prevent data loss caused by buffer overflow. Send a "Stop" signal to stop sending data when the receiving buffer is full. Send a "Start" signal to start sending data when the receiving buffer is empty. The options are **None** and Hardware RTS/CTS.

## **VT-UTF8 Combo Key Support**

Select Enabled to enable VT-UTF8 Combination Key support for ANSI/VT100 terminals. The options are Disabled and **Enabled**.

## **Recorder Mode**

Select Enabled to capture the data displayed on a terminal and send it as text messages to a remote server. The options are **Disabled** and Enabled.

### Resolution 100x31

Select Enabled for extended-terminal resolution support. The options are Disabled and **Enabled**.

### **Legacy OS Redirection Resolution**

Use this feature to select the number of rows and columns used in Console Redirection for legacy OS support. The options are 80x24 and 80x25.

## **Putty KeyPad**

This feature selects Function Keys and KeyPad settings for Putty, which is a terminal emulator designed for the Windows OS. The options are **VT100**, LINUX, XTERMR6, SCO, ESCN, and VT400.

## **Redirection After BIOS POST**

Use this feature to enable or disable legacy Console Redirection after BIOS POST. When set to Bootloader, legacy Console Redirection is disabled before booting the OS. When set to Always Enable, legacy Console Redirection remains enabled when booting the OS. The options are **Always Enable** and Bootloader.

## **Legacy Console Redirection**

## **Legacy Serial Redirection Port**

Use this feature to select a COM port to display redirection of Legacy OS and Legacy OPROM messages. The options are **COM1** and SOL.

## **EMS (Emergency Management Services) Console Redirection**

Select Enabled to use a COM port selected by you for EMS Console Redirection. The options are Enabled and **Disabled**.

\*If the feature above is set to Enabled, the following features are available for configuration:

## **►EMS Console Redirection Settings**

This feature allows you to specify how the host computer exchanges data with the client computer, which is the remote computer used by the user.

## **Out-of-Band Mgmt Port**

The feature selects a serial port in a client server to be used by the Microsoft Windows Emergency Management Services (EMS) to communicate with a remote host server. The options are **COM1** and SOL.

## Terminal Type

Use this feature to select the target terminal emulation type for Console Redirection. Select VT100 to use the ASCII character set. Select VT100+ to add color and function key support. Select ANSI to use the extended ASCII character set. Select VT-UTF8 to use UTF8 encoding to map Unicode characters into one or more bytes. The options are VT100, VT100+, VT-UTF8, and ANSI.

#### **Bits Per Second EMS**

This feature sets the transmission speed for a serial port used in Console Redirection. Make sure that the same speed is used in the host computer and the client computer. A lower transmission speed may be required for long and busy lines. The options are 9600, 19200, 57600, and **115200** (bits per second).

## Flow Control EMS

Use this feature to set the flow control for Console Redirection to prevent data loss caused by buffer overflow. Send a "Stop" signal to stop sending data when the receiving buffer is full. Send a "Start" signal to start sending data when the receiving buffer is empty. The options are **None**, Hardware RTS/CTS, and Software Xon/Xoff.

## Data Bits EMS, Parity EMS, Stop Bits EMS

## **▶**ACPI Settings

#### **NUMA**

Use this feature to enable or disable Non-Uniform Memory Access (NUMA), a feature that improves memory-to-processor communication and performance. The options are Disabled and **Enabled**.

## **UMA-Based Clustering**

Use this feature to enable or disable Uniform Memory Access (UMA) clustering. The options are Disable (All2All) and **Hemishpere (2-clusters)**.

## **WHEA Support**

Select Enabled to support the Windows Hardware Error Architecture (WHEA) platform and provide a common infrastructure for the system to handle hardware errors within the Windows OS environment to reduce system crashes and to enhance system recovery and health monitoring. The options are Disabled and **Enabled**.

## **High Precision Event Timer**

Select Enabled to activate the High Precision Event Timer (HPET) that produces periodic interrupts at a much higher frequency than a Real-time Clock (RTC) does in synchronizing multimedia streams, providing smooth playback and reducing the dependency on other timestamp calculation devices, such as an x86 RDTSC Instruction embedded in the CPU. The High Performance Event Timer is used to replace the 8254 Programmable Interval Timer. The options are Disabled and **Enabled**.

# **▶**Trusted Computing

The motherboard supports TPM 2.0. The following Trusted Platform Module (TPM) information is displayed if a TPM 2.0 module is detected:

- Firmware Version
- Vendor Name

## **Security Device Support**

If this feature and the TPM jumper on the motherboard are both set to Enabled, onboard security devices are enabled for Trusted Platform Module (TPM) support to enhance data integrity and network security. Please reboot the system for a change on this setting to take effect. The options are Disable and **Enable**.

- Active PCR Bank
- Available PCR banks

#### **SHA-1 PCR Bank**

Use this feature to disable or enable the SHA-1 Platform Configuration Register (PCR) bank for the installed TPM device. The options are Disabled and **Enabled**.

#### SHA256 PCR Bank

Use this feature to disable or enable the SHA256 Platform Configuration Register (PCR) bank for the installed TPM device. The options are Disabled and **Enabled**.

## **Pending Operation**

Use this feature to schedule a TPM-related operation to be performed by a security device for system data integrity. Your system will reboot to carry out a pending TPM operation. The options are **None** and TPM Clear.

## **Platform Hierarchy**

Use this feature to disable or enable platform hierarchy for platform protection. The options are Disabled and **Enabled**.

## **Storage Hierarchy**

Use this feature to disable or enable storage hierarchy for cryptographic protection. The options are Disabled and **Enabled**.

## **Endorsement Hierarchy**

Use this feature to disable or enable endorsement hierarchy for privacy control. The options are Disabled and **Enabled**.

#### PH Randomization

Use this feature to disable or enable Platform Hierarchy (PH) Randomization. The options are **Disabled** and Enabled.

## **SMCI BIOS-Based TPM Provision Support**

Use this feature to enable the Supermicro TPM Provision support. The options are Disabled and **Enabled**.

## **TXT Support**

Use this feature to enable or disable TXT Support. Intel Trusted Execution Technology (TXT) helps protect against software-based attacks and ensures protection, confidentiality, and integrity of data stored or created on the system. The options are **Disabled** and Enabled.

# ► HTTP Boot Configuration

### **HTTP Boot Configuration**

## **HTTP Boot Policy**

Use this feature to select the boot policy. The options are Apply to all LANs, **Apply to each LAN**, and Boot Priority #1 instantly.

## **Priority of HTTP Boot:**

### Instance of Priority 1:

Use this feature to set the rank target port. The default value is 1.

#### Select IPv4 or IPv6

Use this feature to select which LAN port to boot from. The options are IPv4 and IPv6.

## **Boot Description**

Highlight the feature and press enter to create a boot description. The description cannot be more than 75 characters.

## **Boot URI**

Highlight the feature and press enter to create a boot URI.

## Instance of Priority 2/3/4:

Use this feature to set the rank target port. The default value is 0.

```
    Intel(R) I210 Gigabit Network Connection- xx:xx:xx:xx:xx:xx
    Intel(R) I210 Gigabit Network Connection- xx:xx:xx:xx:xx:xx
    Intel(R) I210 Gigabit Network Connection- xx:xx:xx:xx:xx:xx
    Intel(R) I210 Gigabit Network Connection- xx:xx:xx:xx:xx:xx
```

# ► Firmware Image Properties

This submenu displays the firmware version.

#### **Option ROM version**

**Unique NVM/EEPROM ID** 

**NVM Version** 

## **►NIC Configuration**

## Link Speed

Use this feature to specify the port speed used for the selected boot protocol. The options are **Auto Negotiated**, 10 Mbps Half, 10 Mbps Full, 100 Mbps Half, and 100 Mbps Full.

#### Wake On LAN

Select Enabled for wake on LAN support, which allows the system to wake up when an onboard LAN device receives an incoming signal. The options are Disabled and **Enabled**.

### **Blink LEDs**

Use this feature to identify the physical network port by blinking the associated LED. Use the keyboard to select a value.

**UEFI** Driver

**Adapter PBA** 

**Device Name** 

**Chip Type** 

**PCI Device ID** 

**PCI Address** 

**Link Status** 

**MAC Address** 

Virtual MAC Address

# **▶TLS Authenticate Configuration**

This submenu allows you to configure Transport Layer Security (TLS) settings.

# ► Server CA Configuration

## **▶**Enroll Certification

## **Enroll Certification Using File**

Use this feature to enroll certification from a file.

## **Certification GUID**

Use this feature to input the certification GUID.

## **Commit Changes and Exit**

Use this feature to save all changes and exit TLS settings.

## **Discard Changes and Exit**

Use this feature to discard all changes and exit TLS settings.

## **▶** Delete Certification

Use this feature to delete certification.

# ▶Intel Virtual RAID on CPU

This submenu displays RAID volumes detected by the system.

## ► All Intel VMD Controller

This submenu displays VMD controllers detected by the system.

## **▶**Driver Health

This feature provides the health status for the network drivers and controllers, and all UEFI drivers detected by the system.

## ►Intel(R) PRO/1000 9.3.10 PCle

Controller 5E18BF98 Child 0

Intel(R) I210 Gigabit Network Connection

Controller 5E195818 Child 0

Intel(R) I210 Gigabit Network Connection

Controller 5E198618 Child 0

Intel(R) I210 Gigabit Network Connection

Controller 5E19AF18 Child 0

Intel(R) I210 Gigabit Network Connection

# 4.4 Event Logs

Use this menu to configure Event Log settings.



# ► Change SMBIOS Event Log Settings

## **Enabling/Disabling Options**

## **SMBIOS Event Log**

Change this feature to enable or disable all features of the SMBIOS Event Logging during system boot. The options are Disabled and **Enabled**.

## **Erasing Settings**

## **Erase Event Log**

If No is selected, data stored in the event log will not be erased. Select Yes, Next Reset, data in the event log will be erased upon next system reboot. Select Yes, Every Reset, data in the event log will be erased upon every system reboot. The options are **No**, Yes, Next reset, and Yes, Every reset.

## When Log is Full

Select Erase Immediately for all messages to be automatically erased from the event log when the event log memory is full. The options are **Do Nothing** and Erase Immediately.

## **SMBIOS Event Log Standard Settings**

## **Log System Boot Event**

This option toggles the System Boot Event logging to enabled or disabled. The options are **Disabled** and Enabled.

## **MECI**

The Multiple Event Count Increment (MECI) counter counts the number of occurrences that a duplicate event must happen before the MECI counter is incremented. This is a numeric value. The default value is 1.

## **METW**

The Multiple Event Time Window (METW) defines the number of minutes that must pass between duplicate log events before MECI is incremented. This is in minutes, from 0 to 99. The default value is **60**.

**Note**: After making changes on a setting, reboot the system for the changes to take effect.

# **▶View SMBIOS Event Log**

Select this submenu and press enter to see the contents of the SMBIOS event log. The following categories are displayed: Date/Time/Error Codes/Severity.

# **4.5 IPMI**

Use this menu to configure the Intelligent Platform Management Interface (IPMI) settings.



#### **BMC Firmware Revision**

This feature indicates the IPMI firmware revision used in your system.

# **IPMI STATUS (Baseboard Management Controller)**

This feature indicates the status of the IPMI firmware installed in your system.

# **▶**System Event Log

### **Enabling/Disabling Options**

# **SEL Components**

Select Enabled for all system event logging at boot up. The options are Disabled and **Enabled**.

### **Erasing Settings**

#### **Erase SEL**

Select Yes, On next reset to erase all system event logs upon next system reboot. Select Yes, On every reset to erase all system event logs upon each system reboot. Select No to keep all system event logs after each system reboot. The options are **No**, Yes, On next reset, and Yes, On every reset.

#### When SEL is Full

This feature allows you to decide what the BIOS should do when the system event log is full. Select Erase Immediately to erase all events in the log when the system event log is full. The options are **Do Nothing** and Erase Immediately.

 ${\mathbb N}$ 

**Note**: After making changes on a setting, reboot the system for the changes to take

# **▶BMC Network Configuration**

### **BMC Network Configuration**

### **Update IPMI LAN Configuration**

Select Yes for the BIOS to implement all IP/MAC address changes at the next system boot. The options are **No** and Yes.

\*If the feature above is set to Yes, Configuration Address Source, VLAN, and IPv6 Support are available for configuration:

### **Configure IPv4 Support**

**IPMI LAN Selection** 

#### **IPMI Network Link Status**

### **Configuration Address Source**

This feature allows you to select the source of the IP address for this computer. If Static is selected, you need to know the IP address of this computer and enter it to the system manually in the field. If DHCP is selected, the BIOS searches for a Dynamic Host Configuration Protocol (DHCP) server in the network that is attached to and request the next available IP address for this computer. The options are **DHCP** and Static.

\*If the feature above is set to Static, the following features are available for configuration:

### **Station IP Address**

This features displays the Station IP address for this computer. The address can be manually entered. This should be in decimal and in dotted quad form (i.e., 192.168.10.253).

#### **Subnet Mask**

This feature displays the sub-network that this computer belongs to. The address can be manually entered. The value of each three-digit number separated by dots should not exceed 255.

### **Station MAC Address**

# **Gateway IP Address**

This feature displays the Gateway IP address for this computer. The address can be manually entered. This should be in decimal and in dotted quad form (i.e., 172.31.0.1).

### **VLAN**

This feature displays the virtual LAN settings. The options are Disabled and Enabled.

### **VLAN ID**

This feature is enabled if VLAN is enabled.

# **Configure IPv6 Support**

### **IPv6 Address Status**

# **IPv6 Support**

Use this feature to enable IPv6 support. The options are **Enabled** and Disabled.

# 4.6 Security

Use this menu to configure the following security settings for the system.



#### **Administrator Password**

Press Enter to create a new, or change an existing, Administrator password.

#### **Password Check**

Select Setup for the system to check for a password at Setup. Select Always for the system to check for a password at boot up or upon entering the BIOS Setup utility. The options are **Setup** and Always.

### **Hard Drive Security Frozen**

Use this feature to enable or disable the BIOS security frozen command for SATA and NVMe devices. The options are **Enabled** and Disabled.

# ► SMCI Security Erase Configuration

This section displays information if a storage device is detected by the system.

- HDD Name
- HDD Serial Number

- · Security Mode
- · TCG Device Type
- Estimated Time
- Admin Pwd Status

### **Security Function**

Use this feature to enable or disable the BIOS security frozen command for SATA and NVMe devices. The options are **Disable**, Set Password, Security Erase - Password, Security Erase - PSID, and Security Erase - Wtihout Password.

### **Password**

Use this feature to set a password for the Supermicro HDD Security Function.

### **Lockdown Mode**

Use this feature to put the BIOS into lockdown mode. The options are Enabled and Disabled.

### **▶**Secure Boot

This section displays the contents of the following secure boot features:

- System Mode
- Vendor Keys
- Secure Boot

### **Secure Boot**

Use this feature to enable secure boot. The options are **Disabled** and Enabled.

#### **Secure Boot Mode**

Use this item to configure Secure Boot variables without authentication. The options are Standard and **Custom**.

### **CSM Support**

This feature is for manufacturing debugging purposes.

### ► Enter Audit Mode

This submenu can only be used if current System Mode is set to User (refer to Exit Deployed Mode). The PK variable will be erased on transition to Audit Mode.

### ► Enter Audit Mode

### **Provision Factory Defaults**

Use this feature to install the factory default secure boot keys after the platform reset and while the system is in setup mode. The options are **Disabled** and Enabled.

# ► Restore Factory Keys

Force System to User Mode. Install factory default Secure Boot key databases.

# ► Reset to Setup Mode

This feature deletes all Secure Boot key databases from NVRAM.

# ► Export Secure Boot variables

This feature allows you to copy NVRAM content of Secure boot variables to files in a root folder on a file system device.

# ► Enroll Efi Image

This feature allows the image to run in Secure Boot Mode. Enroll SHA256 Hash Certificate of the image into the Authorized Signature Database.

### **Device Guard Ready**

### Remove 'UEFI CA' from DB

This feature allows you to decide if all secure boot variables should be saved.

#### Restore DB defaults

Select Yes to restore the DB defaults.

### **Secure Boot Variable**

# ► Platform Key (PK)

### Update

Select Yes to load the new Platform Keys (PK) from the manufacturer's defaults. Select No to load the Platform Keys from a file.

# ► Key Exchange Key

### **Update**

Select Yes to load the KEK from the manufacturer's defaults. Select No to load the Key Exchange Keys from a file.

### **Append**

Select Yes to add the KEK from the manufacturer's defaults list to the existing KEK. Select No to load the KEK from a file.

# ► Authorized Signatures

### **Update**

Select Yes to load the DB from the manufacturer's defaults. Select No to load the DB from a file.

### **Append**

Select Yes to add the DB from the manufacturer's defaults list to the existing DB. Select No to load the DB from a file.

# ► Forbidden Signatures

### **Update**

Select Yes to load the DBX from the manufacturer's defaults. Select No to load the DBX from a file.

### **Append**

Select Yes to add the DBX from the manufacturer's defaults list to the existing DBX. Select No to load the DBX from a file.

# ► Authorized TimeStamps

# **Update**

Select Yes to load the DBT from the manufacturer's defaults. Select No to load the DBT from a file.

### **Append**

Select Yes to add the DBT from the manufacturer's defaults list to the existing DBT. Select No to load the DBT from a file.

# **▶**OsRecovery Signature

# **Update**

Select Yes to load the DBR from the manufacturer's defaults. Select No to load the DBR from a file.

# **Append**

Select Yes to add the DBR from the manufacturer's defaults list to the existing DBR. Select No to load the DBR from a file.

# 4.7 Boot

Use this menu to configure Boot settings.



### **Boot Mode Select**

Use this feature to select the type of device that the system will boot from. The options are Legacy, **UEFI**, and Dual.

### **Legacy to EFI Support**

Select Enabled to boot EFI OS support after Legacy boot order has failed. The options are **Disabled** and Enabled.

#### **Fixed Boot Order Priorities**

This feature prioritizes the order of bootable devices that the system boots from. Press <Enter> on each entry from top to bottom to select devices.

\*If the feature "Boot Mode Select" is set to Legacy, UEFI, or Dual, the following features are displayed:

- Boot Option #1
- Boot Option #2
- Boot Option #3
- Boot Option #4

- Boot Option #5
- Boot Option #6
- Boot Option #7
- Boot Option #8
- Boot Option #9

# ► Add New Boot Option

This feature allows you to add a new boot option to the boot priority features for your system.

## **Add Boot Option**

Use this feature to specify the name for the new boot option.

# **Path for Boot Option**

Use this feature to enter the path for the new boot option in the format fsx:\path\filename.efi.

### **Boot Option File Path**

Use this feature to specify the file path for the new boot option.

#### Create

Use this feature to set the name and the file path of the new boot option.

# **▶** Delete Boot Option

This feature allows you to select a boot device to delete from the boot priority list.

### **Delete Boot Option**

Use this feature to remove an EFI boot option from the boot priority list.

# **►UEFI USB Key Drive BBS Priorities**

This feature sets the system boot order of detected devices.

Boot Option #1

# **►UEFI NETWORK Drive BBS Priorities**

This feature sets the system boot order of detected devices.

Boot Option #1 - Boot Option #8

# **▶**UEFI Application Boot Priorities

This feature sets the system boot order of detected devices.

• Boot Option #1

# 4.8 Save & Exit

Use this menu to save settings and exit from the BIOS.



#### **Save Options**

#### **Discard Changes and Exit**

Select this option to quit the BIOS Setup without making any permanent changes to the system configuration, and reboot the computer. Select Discard Changes and Exit from the Save & Exit menu and press <Enter>.

### **Save Changes and Reset**

After completing the system configuration changes, select this option to save the changes you have made. This will not reset (reboot) the system.

#### Save Changes

When you have completed the system configuration changes, select this option to leave the BIOS setup utility and reboot the computer for the new system configuration parameters to take effect. Select Save Changes from the Save & Exit menu and press <Enter>.

#### **Discard Changes**

Select this option and press <Enter> to discard all the changes and return to the AMI BIOS utility program.

### **Default Options**

### **Load Optimized Defaults**

To set this feature, select Restore Defaults from the Save & Exit menu and press <Enter>. These are factory settings designed for maximum system stability, but not for maximum performance.

### Save As User Defaults

To set this feature, select Save as User Defaults from the Save & Exit menu and press <Enter>. This enables you to save any changes to the BIOS setup for future use.

#### **Restore User Defaults**

To set this feature, select Restore User Defaults from the Save & Exit menu and press <Enter>. Use this feature to retrieve user-defined settings that were saved previously.

#### **Boot Override**

This feature allows you to override the Boot priorities sequence in the Boot menu, and immediately boot the system with a device specified instead of the one specified in the boot list. This is an one-time override.

UEFI: STT USB\_RM2M 1100, Partition

(B1/D0/F0) UEFI PXE IPv4: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

(B2/D0/F0) UEFI PXE IPv4: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

(B3/D0/F0) UEFI PXE IPv4: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

(B4/D0/F0) UEFI PXE IPv4: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

(B1/D0/F0) UEFI PXE IPv6: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

(B2/D0/F0) UEFI PXE IPv6: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

(B3/D0/F0) UEFI PXE IPv6: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

(B4/D0/F0) UEFI PXE IPv6: Intel(R) I210 Gigabit Network Connection (MAC:xxxxxxxxxxx)

**UEFI: Built-in EFI Shell** 

Launch EFI Shell from filesystem device

# **Appendix A**

# **Software Installation**

# **A.1 Installing Software Programs**

The Supermicro site that contains drivers and utilities for your system is at https://www.supermicro.com/wdl/driver/. Some of these must be installed, such as the chipset driver.

After accessing the site, go into the CDR\_Images directory and locate the ISO file for your motherboard. Download this file to create a C of the drivers and utilities it contains. (You may also use a utility to extract the ISO file if preferred.)

After creating a CD/DVD with the ISO files, insert the disk into the CD/DVD drive on your system and the display shown in Figure A-1 should appear.

Another option is to go to the Supermicro website at <a href="http://www.supermicro.com/products/">http://www.supermicro.com/products/</a>. Find the product page for your motherboard here, where you may download individual drivers and utilities to your hard drive or a USB flash drive and install from there.

**Note:** To install the Windows OS, please refer to the instructions posted on our website at http://www.supermicro.com/support/manuals/.



Figure A-1. Driver/Tool Installation Display Screen

Click the icons showing a hand writing on the paper to view the readme files for each item. Click a computer icon to the right of an item to install an item (from top to bottom) one at a time. After installing each item, you must reboot the system before proceeding with the next item on the list. The bottom icon with a CD on it allows you to view the entire contents of the CD.

When making a storage driver disk by booting into a driver CD, please set the SATA Configuration to "Compatible Mode" and configure SATA as IDE in the BIOS Setup. After making the driver diskette, be sure to change the SATA settings back to your original settings.

# A.2 SuperDoctor® 5

The Supermicro SuperDoctor 5 is a hardware monitoring program that functions in a command-line or web-based interface in Windows and Linux operating systems. The program monitors system health information such as CPU temperature, system voltages, system power consumption, fan speed, and provides alerts via email or Simple Network Management Protocol (SNMP).

SuperDoctor 5 comes in local and remote management versions and can be used with Nagios to maximize your system monitoring needs. With SuperDoctor 5 Management Server (SSM Server), you can remotely control power on/off and reset chassis intrusion for multiple systems with SuperDoctor 5 or IPMI. SD5 Management Server monitors HTTP, FTP, and SMTP services to optimize the efficiency of your operation.



Figure A-2. SuperDoctor 5 Interface Display Screen (Health Information)

**Note:** The SuperDoctor 5 program and user's manual can be downloaded from the Supermicro website at http://www.supermicro.com/products/nfo/sms\_sd5.cfm.

# A.3 IPMI

The supports the Intelligent Platform Management Interface (IPMI). IPMI is used to provide remote access, monitoring and management. There are several BIOS settings that are related to IPMI.

Supermicro ships standard products with a unique password for the BMC ADMIN user. This password can be found on a label on the motherboard. For general documentation and information on IPMI, please visit our website at: http://www.supermicro.com/products/nfo/IPMI.cfm.

# **Appendix B**

# **Standardized Warning Statements**

The following statements are industry standard warnings, provided to warn the user of situations which have the potential for bodily injury. Should you have questions or experience difficulty, contact Supermicro's Technical Support department for assistance. Only certified technicians should attempt to install or configure components.

Read this section in its entirety before installing or configuring components.

These warnings may also be found on our website at http://www.supermicro.com/about/policies/safety information.cfm.

# **Battery Handling**



**Warning!** There is the danger of explosion if the battery is replaced incorrectly. Replace the battery only with the same or equivalent type recommended by the manufacturer. Dispose of used batteries according to the manufacturer's instructions

### 電池の取り扱い

電池交換が正しく行われなかった場合、破裂の危険性があります。交換する電池はメーカーが推奨する型、または同等のものを使用下さい。使用済電池は製造元の指示に従って処分して下さい。

### 警告

电池更换不当会有爆炸危险。请只使用同类电池或制造商推荐的功能相当的电池更换原有电池。请按制造商的说明处理废旧电池。

### 警告

電池更換不當會有爆炸危險。請使用製造商建議之相同或功能相當的電池更換原有電池。請按 照製造商的說明指示處理廢棄舊電池。

### Warnung

Bei Einsetzen einer falschen Batterie besteht Explosionsgefahr. Ersetzen Sie die Batterie nur durch den gleichen oder vom Hersteller empfohlenen Batterietyp. Entsorgen Sie die benutzten Batterien nach den Anweisungen des Herstellers.

#### Attention

Danger d'explosion si la pile n'est pas remplacée correctement. Ne la remplacer que par une pile de type semblable ou équivalent, recommandée par le fabricant. Jeter les piles usagées conformément aux instructions du fabricant.

### ¡Advertencia!

Existe peligro de explosión si la batería se reemplaza de manera incorrecta. Reemplazar la batería exclusivamente con el mismo tipo o el equivalente recomendado por el fabricante. Desechar las baterías gastadas según las instrucciones del fabricante.

!אזהרה

קיימת סכנת פיצוץ של הסוללה במידה והוחלפה בדרך לא תקינה. יש להחליף את הסוללה בסוג התואם מחברת יצרן מומלצת. סילוק הסוללות המשומשות יש לבצע לפי הוראות היצרן.

هناك خطر من انفجار في حالة اسحبذال البطارية بطريقة غير صحيحة فعليل اسحبذال البطارية فعليا فقط بنفس النبع أو ما يعادلها مما أوصث به الشرمة المصنعة جخلص من البطاريات المسحعملة وفقا لحعليمات الشرمة الصانعة

### 경고!

배터리가 올바르게 교체되지 않으면 폭발의 위험이 있습니다. 기존 배터리와 동일하거나 제조사에서 권장하는 동등한 종류의 배터리로만 교체해야 합니다. 제조사의 안내에 따라 사용된 배터리를 처리하여 주십시오.

### Waarschuwing

Er is ontploffingsgevaar indien de batterij verkeerd vervangen wordt. Vervang de batterij slechts met hetzelfde of een equivalent type die door de fabrikant aanbevolen wordt. Gebruikte batterijen dienen overeenkomstig fabrieksvoorschriften afgevoerd te worden.

# **Product Disposal**



**Warning!** Ultimate disposal of this product should be handled according to all national laws and regulations.

### 製品の廃棄

この製品を廃棄処分する場合、国の関係する全ての法律・条例に従い処理する必要があります。

### 警告

本产品的废弃处理应根据所有国家的法律和规章进行。

### 警告

本產品的廢棄處理應根據所有國家的法律和規章進行。

### Warnung

Die Entsorgung dieses Produkts sollte gemäß allen Bestimmungen und Gesetzen des Landes erfolgen.

### ¡Advertencia!

Al deshacerse por completo de este producto debe seguir todas las leyes y reglamentos nacionales.

### Attention

La mise au rebut ou le recyclage de ce produit sont généralement soumis à des lois et/ou directives de respect de l'environnement. Renseignez-vous auprès de l'organisme compétent.

סילוק המוצר

!אזהרה

סילוק סופי של מוצר זה חייב להיות בהתאם להנחיות וחוקי המדינה.

عند التخلص النهائي من هذا المنتج ينبغي التعامل معه وفقا لجميع القبانين واللبائح البطنية

### 경고!

이 제품은 해당 국가의 관련 법규 및 규정에 따라 폐기되어야 합니다.

# Waarschuwing

De uiteindelijke verwijdering van dit product dient te geschieden in overeenstemming met alle nationale wetten en reglementen.